Empirical Characteristics and Extraction of Overall Variations for 65-nm MOSFETs and Beyond
This paper proposes a practical methodology to extract overall variations of MOSFET characteristics on 65nm node and beyond. Firstly, we show how MOSFET variations are originated and categorized by these causes and unit regions. Secondly, we demonstrate how these variations are quantitatively separa...
Gespeichert in:
Hauptverfasser: | , , , , , , , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | This paper proposes a practical methodology to extract overall variations of MOSFET characteristics on 65nm node and beyond. Firstly, we show how MOSFET variations are originated and categorized by these causes and unit regions. Secondly, we demonstrate how these variations are quantitatively separated into random and systematic components from experimental results by transistor array Test Element Group (TEED). The results reveal that the ratio of total variations to random components becomes greater with scaling down, and the changes of mean values of MOSFET characteristics, which depend on layout parameters, are too large to be negligible compared to total variations. Finally we show the flowchart to accurately extract MOSFET overall variations for 65nm and beyond. |
---|---|
ISSN: | 0743-1562 |
DOI: | 10.1109/VLSIT.2007.4339738 |