Optimizing and Controlling the Radiation Hardness of a Si-Gate CMOS Process
A quick-turnaround technique is presented for optimizing the radiation hardness of parts produced by a Si-gate CMOS process. The technique involves (1) fabricating MOS capacitors on control wafers that can be "pulled" at different stages during the fabrication process, and (2) defining &qu...
Gespeichert in:
Veröffentlicht in: | IEEE transactions on nuclear science 1985-12, Vol.32 (6), p.3953-3960 |
---|---|
Hauptverfasser: | , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A quick-turnaround technique is presented for optimizing the radiation hardness of parts produced by a Si-gate CMOS process. The technique involves (1) fabricating MOS capacitors on control wafers that can be "pulled" at different stages during the fabrication process, and (2) defining "hardness" in terms of the amount of radiation-induced charge. We demonstrate the use of this technique in monitoring radiation hardness before and after key process steps, as well as in determining the cumulative effects of many process steps on hardness. It is shown that the optimum temperature for gate oxidation in dry O2 is 1000°C for both Al- and Si-gate technologies. In addition, In-Source evaporated Al is a preferred process step over sputtered Al deposition for an Al-gate technology. By choosing process steps that optimize hardness, the hardness of parts fabricated using a Si-gate CMOS process can be increased by over an order of magnitude. Finally, we report a different electric field dependence for the buildup of interface states in Alversus Si-gate technologies. |
---|---|
ISSN: | 0018-9499 1558-1578 |
DOI: | 10.1109/TNS.1985.4334049 |