Modeling Techniques for Formal Verification of BIST Controllers and Their Integration into SOC Designs
This paper describes the methods and challenges for modeling BIST logic in complex SoCs to enable their verification using formal techniques. The main contributions of this paper are: (a) application of symbolic model checking to BIST logic verification, (b) abstraction and modeling of sequential bl...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | This paper describes the methods and challenges for modeling BIST logic in complex SoCs to enable their verification using formal techniques. The main contributions of this paper are: (a) application of symbolic model checking to BIST logic verification, (b) abstraction and modeling of sequential blocks such as memories, data-loggers, scan chains and LFSRs to enable property based formal verification, (c) automated generation of re-usable hookup logic properties, and (d) experimental results to highlight the benefits of the proposed techniques |
---|---|
ISSN: | 1063-9667 2380-6923 |
DOI: | 10.1109/VLSID.2007.112 |