Implementation of a defect-tolerant large area monolithic multiprocessor system
A defect-tolerant large area integrated circuit 16 cm/sup 2/ in size was implemented. It contains the test and configuration frame for a MIMD (multiple instruction, multiple data) multiprocessor architecture for video signal processing. The emphasis was on the development of a new automatic configur...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A defect-tolerant large area integrated circuit 16 cm/sup 2/ in size was implemented. It contains the test and configuration frame for a MIMD (multiple instruction, multiple data) multiprocessor architecture for video signal processing. The emphasis was on the development of a new automatic configuration network for the interconnection of functional modules. The straightforward test and configuration approach avoids external online computation of patterns to be applied. To solve the problem of getting access to the modules, the bring-up procedure of the networks is performed automatically by a defect-tolerant scan test under defect-tolerant control, followed by randomly performed configuration trials. This procedure has been shown to be highly effective. By using a fail-safe design of vital hardware components, like configuration nodes and control units, their fault susceptibility was decreased by a factor of three.< > |
---|---|
DOI: | 10.1109/ICWSI.1992.171793 |