A 1.8V p(seudo)SRAM using standard 140nm DRAM technology with self adapting clocked standby operation
A pseudo static RAM (PSRAM) was fabricated using cost effective commodity DRAM 0.14mum technology. With the focus to mobile application the standby current was reduced by operating all the internal analog circuitries in a clocked arrangement with a duty cycle adaptively adjusted to the load. This pr...
Gespeichert in:
Hauptverfasser: | , , , , , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A pseudo static RAM (PSRAM) was fabricated using cost effective commodity DRAM 0.14mum technology. With the focus to mobile application the standby current was reduced by operating all the internal analog circuitries in a clocked arrangement with a duty cycle adaptively adjusted to the load. This principle was even proven for an on-chip bandgap cell (BGR) and a very efficient high voltage pump. The current consumption for all analog circuitries was 12muA@1.8V and together with the refresh portion less than 40muA@ 1.8V/25degC for a 32Mbit memory size to further approach towards low power SRAM substitution (Taito et al., 2003) |
---|---|
ISSN: | 0271-4302 2158-1525 |
DOI: | 10.1109/ISCAS.2006.1693541 |