Harwdware assisted rate distortion optimization with embedded CABAC accelerator for the H.264 advanced video codec

This paper investigates the algorithmic complexity of rate distortion optimization in the new H.264 video coding standard and proposes a hardware accelerator to reduce it by more than an order of magnitude. The accelerator incorporates an arithmetic coding engine and efficiently handles all the cont...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Nunez-Yanez, J.L., Chouliaras, V.A., Alfonso, D.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This paper investigates the algorithmic complexity of rate distortion optimization in the new H.264 video coding standard and proposes a hardware accelerator to reduce it by more than an order of magnitude. The accelerator incorporates an arithmetic coding engine and efficiently handles all the context information needed by RDO and CABAC in H.264. The bit stream generated by the CABAC engine is equivalent to that generated by the JM 9.4 reference software. The ISA of a controlling scalar RISC CPU has been extended with RDO/CABAC instructions and a implementation prototyped using state-of-the-art FPGA technology.
ISSN:2158-3994
2158-4001
DOI:10.1109/ICCE.2006.1598327