Layout issues in bus encoding schemes

With the scaling down of device and interconnect dimensions in very deep submicron technology, the increased wire aspect ratio and the reduced spacing between the individual wires within a bus results in increased cross-coupling capacitances. This increases crosstalk noise and power dissipation part...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Vemuru, S.R., Elkammar, A.N., Scheinberg, N., Niamat, M.Y.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:With the scaling down of device and interconnect dimensions in very deep submicron technology, the increased wire aspect ratio and the reduced spacing between the individual wires within a bus results in increased cross-coupling capacitances. This increases crosstalk noise and power dissipation particularly in wide data buses. A number of schemes have been proposed that reduce correlated and self-switching among bus wires using additional control signals. We study the impact of layout related issues on some of the bus encoding schemes.
ISSN:1548-3746
1558-3899
DOI:10.1109/MWSCAS.2005.1594318