A methodology for switching activity based IO powerpad optimisation

Backend planning for SoCs needs to account for power pads and pins for different power domains. IO power pad requirements for high speed interfaces, are directly dependent on the worst case switching of output buffers. This work proposes an algorithm that takes switching activity patterns of a set o...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Roy, S., Jairam, S., Udayakumar, H.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Backend planning for SoCs needs to account for power pads and pins for different power domains. IO power pad requirements for high speed interfaces, are directly dependent on the worst case switching of output buffers. This work proposes an algorithm that takes switching activity patterns of a set of output buffers for an interface and generates an optimized IO power and ground pad locations. Optimisation is achieved by splitting the spatial locations of the drivers into smaller groups and solving pad requirement problem for each of the groups. Ground bounce is the main component based on which the pad count is estimated. Special requirements like multiple power domains, different packages (TQFP, BGA) etc, have also been addressed. Its been shown by simulations that up to 20% reduction in pad count can be achieved if switching patterns are available.
ISSN:1063-9667
2380-6923
DOI:10.1109/VLSID.2006.17