A PLL based analog core tester
A novel architecture for testing the analog cores of a mixed signal system-on-chip (SoC) has been proposed. A phase locked loop (PLL) has been modified to enable an accurate analog built-in self-test (BIST) capability. The specified phase and amplitude response of the circuit-under-test (CUT) are re...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A novel architecture for testing the analog cores of a mixed signal system-on-chip (SoC) has been proposed. A phase locked loop (PLL) has been modified to enable an accurate analog built-in self-test (BIST) capability. The specified phase and amplitude response of the circuit-under-test (CUT) are represented as a test control voltage that determines the lock condition for the PLL based tester. The test control voltage locks the PLL depending on the frequency response of the CUT. Faults are detected either by the PLL not locking or by determining that the locking frequency is not the nominal value for a fault free CUT. The proposed tester has capabilities to test high frequency analog circuits. Experimental results demonstrate the effectiveness of the proposed method |
---|---|
ISSN: | 0840-7789 2576-7046 |
DOI: | 10.1109/CCECE.2005.1557055 |