Limitations on performance of Superconductor oversampling ADCs

We discuss several general questions related to the development and optimization of superconductor oversampling modulators. We highlight the importance of specially engineered and parasitic components of the feedback loop. In particular, LR circuits operating as low-pass filters are capable of provi...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on applied superconductivity 2005-06, Vol.15 (2), p.435-438
Hauptverfasser: Semenov, V.K., Inamdar, A.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:We discuss several general questions related to the development and optimization of superconductor oversampling modulators. We highlight the importance of specially engineered and parasitic components of the feedback loop. In particular, LR circuits operating as low-pass filters are capable of providing a noticeable SNR improvement and dramatically reducing the dynamic range requirements for used SFQ comparators. On the other hand, the feedback loop delay and time-jitter in timing circuits are able to spoil the potentially extremely high performance of superconductor oversampling ADCs. We also developed a simple formula describing time-jitter in superconductor circuits.
ISSN:1051-8223
1558-2515
DOI:10.1109/TASC.2005.849868