A 14-bit 130-MHz CMOS current-steering DAC with adjustable INL

In this paper, a 14-bit, 130-MHz CMOS current-steering DAC is presented. Different from traditional intrinsic-accuracy DACs, its INL can be improved by dynamic adjustment, which allows a significant reduction of the chip area. The layout has been carefully designed so that the signal lines of the cu...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Chen, T., Geens, P., Van der Plas, G., Dehaene, W., Gielen, G.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:In this paper, a 14-bit, 130-MHz CMOS current-steering DAC is presented. Different from traditional intrinsic-accuracy DACs, its INL can be improved by dynamic adjustment, which allows a significant reduction of the chip area. The layout has been carefully designed so that the signal lines of the current sources have the same length, thus good synchronization among the current sources can be achieved. The measured DNL and INL is 0.45 LSB and 0.7 LSB respectively. The spurious-free dynamic range is 82 dB at a 1 MHz signal frequency and 130 MHz sampling frequency. The DAC has been implemented in a standard 1P5M 0.25-/spl mu/m CMOS technology. The area of the current source block is 1 mm/sup 2/, and the whole core area is only 3.5 mm/sup 2/.
DOI:10.1109/ESSCIR.2004.1356644