A parallel multi-pattern PRBS generator and BER tester for 40/sup +/ Gbps Serdes applications
This paper presents the design of a programmable PRBS generator and a BER tester according to CCITT recommendations. Implemented in a parallel feedback configuration, this IC features PRBS generation of the sequences of length 2/sup 7/-1, 2/sup 10/-1, 2/sup 15/-1, 2/sup 23/-1 and 2/sup 31/-1 b for u...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | This paper presents the design of a programmable PRBS generator and a BER tester according to CCITT recommendations. Implemented in a parallel feedback configuration, this IC features PRBS generation of the sequences of length 2/sup 7/-1, 2/sup 10/-1, 2/sup 15/-1, 2/sup 23/-1 and 2/sup 31/-1 b for up to 40+Gbps Serdes applications with 1:16 multiplexing and demultiplexing. The mark densities of 1/2, 1/4 and 1/8 for each of the patterns are also selectable. This IC could be used as a low cost substitute for more expensive bit error rate test system. Implemented in a 0.18 /spl mu/m CMOS process, the total power dissipation is 141 mW. |
---|---|
DOI: | 10.1109/APASIC.2004.1349484 |