A highly manufacturable low power and high speed HfSiO CMOS FET with dual poly-Si gate electrodes

For 90 nm node poly-Si gated MISFETs with HfSiO (1.8 nm) insulator, a nearly symmetrical set of Vths for NFET and PFET: (0.38 V and -0.46 V, respectively) have been realized for low power device operation. The key technology is the suppression of Vth instability in PFETs arising from oxidation of th...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Iwamoto, Toshiyuki, Ogura, Takashi, Terai, Masayuki, Watanabe, Hirohito, Watanabe, Heiji, Ikarashi, Nobuyuki, Miyamura, Makoto, Tatsumi, Toru, Saitoh, Motofumi, Morioka, Ayuka, Watanabe, Koji, Saito, Yukishige, Yabe, Yuko, Ikarashi, Taeko, Masuzaki, Koji, Mochizuki, Yasunori, Mogami, Tohru
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:For 90 nm node poly-Si gated MISFETs with HfSiO (1.8 nm) insulator, a nearly symmetrical set of Vths for NFET and PFET: (0.38 V and -0.46 V, respectively) have been realized for low power device operation. The key technology is the suppression of Vth instability in PFETs arising from oxidation of the poly-Si/HfSiO interface, combined with channel engineering for the PFET. Our poly-Si/HfSiO gate-stacked CMOSFETs realize low I/sub off/ (N/PFET: 4.8/3.6 pA//spl mu/m) and high I/sub on/ (N/PFET: 469/140 /spl mu/A//spl mu/m) at V/sub DD/=1.2 V. Further, for SRAM cell using this CMOS, normal operation has been achieved.
DOI:10.1109/IEDM.2003.1269362