Package-silicon co-design-experiment with an SOC design

In this paper, we describe a package-silicon co-design approach attempted for an RF integrated SOC design. Extensive simulations were carried out to determine the sensitivity of different package layout parameters on signal integrity and noise related issues. These experiments helped in influencing...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Suresh, P.R., Sundararajan, P.K., Goel, A., Udayakumar, H., Srinivasan, C., Sinari, V., Ravinutala, R.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:In this paper, we describe a package-silicon co-design approach attempted for an RF integrated SOC design. Extensive simulations were carried out to determine the sensitivity of different package layout parameters on signal integrity and noise related issues. These experiments helped in influencing the package layout design and the custom I/O cell design. The I/O and core bump locations, and the package via locations were determined based on the reliability and noise considerations. Both the floorplanning and package layout were fine tuned to optimize the area and signal integrity issues. This was followed by extensive package simulations to determine the SSN and crosstalk numbers.
DOI:10.1109/ICVD.2004.1260974