Automatic worst case pattern generation using neural networks & genetic algorithm for estimation of switching noise on power supply lines in CMOS circuits

In our approach, we use ATE (automatic test equipment) to teach a neural network (NN) to correctly classify a set of worst case input patterns with respect to the maximum instantaneous current. This can be thought of as learning a behavior of chip power consumption change due to different input patt...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Liau, E., Schmitt-Landsiedel, D.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:In our approach, we use ATE (automatic test equipment) to teach a neural network (NN) to correctly classify a set of worst case input patterns with respect to the maximum instantaneous current. This can be thought of as learning a behavior of chip power consumption change due to different input patterns applied. We then further optimize this set of (NN) worst case patterns using a genetic algorithm (GA). The final set of worst case patterns can efficiently identify a defective or weakness due to power supply noise as well as locate the defect or weakness within the design. To the best of our knowledge, this is the first NN learning and GA self-optimization ATE-based approach for practical application in silicon analysis automation. Our practical experimental results demonstrate the enlarged fault coverage obtained with this approach.
ISSN:1530-1877
1558-1780
DOI:10.1109/ETW.2003.1231676