Reduced trapping effects and improved electrical performance in buried-gate 4H-SiC MESFETs

Surface effects on the current instability of 4H-SiC MESFETs were studied by comparing different surface structures. The current instability phenomenon was illustrated by bias sweeping methods and current recovery time measurements. A reduction in the current instability was observed for gate-recess...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on electron devices 2003-07, Vol.50 (7), p.1569-1574
Hauptverfasser: Ho-Young Cha, Thomas, C.I., Koley, G., Eastman, L.F., Spencer, M.G.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Surface effects on the current instability of 4H-SiC MESFETs were studied by comparing different surface structures. The current instability phenomenon was illustrated by bias sweeping methods and current recovery time measurements. A reduction in the current instability was observed for gate-recessed and buried-gate devices compared to the nonrecessed and channel-recessed devices. In addition, the buried-gate devices were found to have higher current density and breakdown voltage compared to the gate-recessed devices, resulting from their shorter effective gate length and lower electric field distribution under the gate, respectively. With high saturation current, high breakdown voltage, and much reduced surface effects, the buried-gate structure is a candidate for high-power SiC MESFETs.
ISSN:0018-9383
1557-9646
DOI:10.1109/TED.2003.814982