Fortuitous detection and its impact on test set sizes using stuck-at and transition faults

During manufacture testing, the maximum number of test patterns that can be applied is limited by the available amount of tester memory. This paper investigates the effect that the probability of fortuitous detection has on test pattern length when stuck-at and transition faults are targeted in four...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Dworak, J., Wingfield, J., Cobb, B., Sooryong Lee, Wang, L.-C., Mercer, M.R.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:During manufacture testing, the maximum number of test patterns that can be applied is limited by the available amount of tester memory. This paper investigates the effect that the probability of fortuitous detection has on test pattern length when stuck-at and transition faults are targeted in four benchmark circuits. We show the magnitude of the increase in test pattern length that occurs when transition faults are targeted, and this indicates that current test pattern generation methods are not adequate to make multiple detections of timing faults practical for most circuits.
ISSN:1550-5774
2377-7966
DOI:10.1109/DFTVS.2002.1173514