A 34 /spl mu/m/SUP 2/ DRAM cell fabricated with a 1 /spl mu/m single-level polycide FET technology

Dynamic RAM test arrays have been fabricated using a single-level polycide FET technology and a cell layout in which the top electrode of a given cell storage capacitor is provided by the adjacent word line. This layout achieves the same density as the conventional double-polysilicon cell, and compa...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal of solid-state circuits 1981-10, Vol.16 (5), p.499-505
Hauptverfasser: Chao, H.H., Dennard, R.H., Tsai, M.Y., Wordeman, M.R., Cramer, A.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Dynamic RAM test arrays have been fabricated using a single-level polycide FET technology and a cell layout in which the top electrode of a given cell storage capacitor is provided by the adjacent word line. This layout achieves the same density as the conventional double-polysilicon cell, and comparable performance is obtained using a low-resistance polycide word line. Hi-C implants in the storage region provide increased capacitance, better isolation, and reduced transient noise. Design and operation considerations for the cell and arrays are described and measured results are compared to the design values. A cell area of 34 /spl mu/m/SUP 2/ is achieved using a scaled-down n-channel FET technology with a 22.5 nm gate oxide and 1 /spl mu/m minimum mask feature size.
ISSN:0018-9200
1558-173X
DOI:10.1109/JSSC.1981.1051629