Innovative Recovery Strategy for MFIS-FeFETs at Optimal Timing With Robust Endurance: Fast-Unipolar Pulsing (100 ns), Nearly Zero Memory Window Loss (0.02%), and Self-Tracking Circuit Design

This work systematically demonstrates a novel recovery scheme for metal-ferroelectric-insulator-semiconductor (MFIS) ferroelectric field-effect transistor (FeFET) memory arrays involving device fabrication, memory operation, and circuit integration. For the first time, the timing to initiate recover...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on electron devices 2024-05, Vol.71 (5), p.3371-3376
Hauptverfasser: Wu, Cheng-Hung, Liu, Jay, Zheng, Xun-Ting, Chuang, Han-Fu, Tseng, Yi-Ming, Kobayashi, Masaharu, Su, Chun-Jung, Hu, Vita Pi-Ho
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This work systematically demonstrates a novel recovery scheme for metal-ferroelectric-insulator-semiconductor (MFIS) ferroelectric field-effect transistor (FeFET) memory arrays involving device fabrication, memory operation, and circuit integration. For the first time, the timing to initiate recovery to prolong the endurance of FeFETs is studied. A 100-ns fast-unipolar pulsing (FUP) recovery treatment at optimized timing is exhibited, significantly extending endurance cycles by a factor of 10^{{2}} , together with a nearly zero loss (0.02%) in memory window (MW) per recovery period and a reduced MW fluctuation. An ultralow recovery-induced time loss ratio of 5\times 10^{-{5}} % is achieved. Based on the developed scheme, we propose a self-tracking recovery circuit design utilizing current-mode memory sensing to monitor the degree of fatigue and automatically trigger the recovery operation.
ISSN:0018-9383
1557-9646
DOI:10.1109/TED.2024.3377191