Estimation of SiC JFET temperature during short-circuit operations

This paper presents results showing the robustness of different SiC JFET transistors from SiCED in current limitation regime or short-circuit operation. Crystal temperature during failure was estimated after different electrical characterizations and using appropriate models of saturation current wh...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Microelectronics and reliability 2009-09, Vol.49 (9), p.1358-1362
Hauptverfasser: Berkani, Mounira, Lefebvre, Stéphane, Boughrara, Narjes, Khatir, Zoubir, Faugières, Jean-Claude, Friedrichs, Peter, Haddouche, Ali
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This paper presents results showing the robustness of different SiC JFET transistors from SiCED in current limitation regime or short-circuit operation. Crystal temperature during failure was estimated after different electrical characterizations and using appropriate models of saturation current which is used as a thermal indicator. This work shows the exceptional robustness of SiC JFET transistors in current limitation mode compared to Si devices (MOSFETS and IGBTs).
ISSN:0026-2714
1872-941X
DOI:10.1016/j.microrel.2009.06.024