Semiconductor device
Disclosed is a semiconductor device including a plurality of conductive patterns formed on a semiconductor substrate while being spaced apart from one another at a preset interval and extending in a first direction, and a plurality of junction areas formed by doping impurities in the semiconductor s...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Chun Duk Su |
description | Disclosed is a semiconductor device including a plurality of conductive patterns formed on a semiconductor substrate while being spaced apart from one another at a preset interval and extending in a first direction, and a plurality of junction areas formed by doping impurities in the semiconductor substrate and provided between the conductive patterns. The plurality of junction areas includes transistor junction areas and dummy junction areas. Each of the transistor junction areas is connected through a contact to a source/drain electrode, and the contact is formed at a higher level than the transistor junction areas. Each of the dummy junction areas is connected to a bias contact formed at higher level than the dummy junction areas. A well bias voltage is applied to the dummy junction areas through the bias contact. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US9842837B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US9842837B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US9842837B23</originalsourceid><addsrcrecordid>eNrjZBAJTs3NTM7PSylNLskvUkhJLctMTuVhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGhwZYWJkYWxuZORsZEKAEAJ5Egzg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor device</title><source>esp@cenet</source><creator>Chun Duk Su</creator><creatorcontrib>Chun Duk Su</creatorcontrib><description>Disclosed is a semiconductor device including a plurality of conductive patterns formed on a semiconductor substrate while being spaced apart from one another at a preset interval and extending in a first direction, and a plurality of junction areas formed by doping impurities in the semiconductor substrate and provided between the conductive patterns. The plurality of junction areas includes transistor junction areas and dummy junction areas. Each of the transistor junction areas is connected through a contact to a source/drain electrode, and the contact is formed at a higher level than the transistor junction areas. Each of the dummy junction areas is connected to a bias contact formed at higher level than the dummy junction areas. A well bias voltage is applied to the dummy junction areas through the bias contact.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2017</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20171212&DB=EPODOC&CC=US&NR=9842837B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20171212&DB=EPODOC&CC=US&NR=9842837B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Chun Duk Su</creatorcontrib><title>Semiconductor device</title><description>Disclosed is a semiconductor device including a plurality of conductive patterns formed on a semiconductor substrate while being spaced apart from one another at a preset interval and extending in a first direction, and a plurality of junction areas formed by doping impurities in the semiconductor substrate and provided between the conductive patterns. The plurality of junction areas includes transistor junction areas and dummy junction areas. Each of the transistor junction areas is connected through a contact to a source/drain electrode, and the contact is formed at a higher level than the transistor junction areas. Each of the dummy junction areas is connected to a bias contact formed at higher level than the dummy junction areas. A well bias voltage is applied to the dummy junction areas through the bias contact.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2017</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZBAJTs3NTM7PSylNLskvUkhJLctMTuVhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGhwZYWJkYWxuZORsZEKAEAJ5Egzg</recordid><startdate>20171212</startdate><enddate>20171212</enddate><creator>Chun Duk Su</creator><scope>EVB</scope></search><sort><creationdate>20171212</creationdate><title>Semiconductor device</title><author>Chun Duk Su</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US9842837B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2017</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>Chun Duk Su</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Chun Duk Su</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor device</title><date>2017-12-12</date><risdate>2017</risdate><abstract>Disclosed is a semiconductor device including a plurality of conductive patterns formed on a semiconductor substrate while being spaced apart from one another at a preset interval and extending in a first direction, and a plurality of junction areas formed by doping impurities in the semiconductor substrate and provided between the conductive patterns. The plurality of junction areas includes transistor junction areas and dummy junction areas. Each of the transistor junction areas is connected through a contact to a source/drain electrode, and the contact is formed at a higher level than the transistor junction areas. Each of the dummy junction areas is connected to a bias contact formed at higher level than the dummy junction areas. A well bias voltage is applied to the dummy junction areas through the bias contact.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US9842837B2 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | Semiconductor device |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-18T06%3A07%3A26IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Chun%20Duk%20Su&rft.date=2017-12-12&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS9842837B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |