Input-controlled multiple threshold debounce system
Disclosed herein are various implementations of input-controlled multiple threshold debounce circuits or algorithms. In one embodiment, an input-controlled multiple threshold debounce system is configured to receive an input signal and to control an output. An analysis subsystem may determine when a...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | Disclosed herein are various implementations of input-controlled multiple threshold debounce circuits or algorithms. In one embodiment, an input-controlled multiple threshold debounce system is configured to receive an input signal and to control an output. An analysis subsystem may determine when an input signal exceeds an assertion threshold and may assess at least one additional characteristic of the input signal. Supervisory logic in communication with the analysis subsystem may select a variable delay based on the at least one additional characteristic of the input signal. A delay subsystem controlled by the supervisory logic may assert a first signal after the input signal remains above the assertion threshold for longer than the variable delay. Finally, a system output may be configured to receive the first signal and may be configured to assert the debounce system output based on the first signal. |
---|