Methods for fabricating dual damascene structures in low temperature dielectric materials

Methods for fabricating dual damascene structures are provided herein. In some embodiments, a method for fabricating a dual damascene interconnect structure may include patterning a first mask layer atop a substrate disposed in a process chamber, wherein the substrate includes one or more low temper...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: BHESETTI SIVA SURI CHANDRA RAO, VIJAYEN JAYAGATAN RAM
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator BHESETTI SIVA SURI CHANDRA RAO
VIJAYEN JAYAGATAN RAM
description Methods for fabricating dual damascene structures are provided herein. In some embodiments, a method for fabricating a dual damascene interconnect structure may include patterning a first mask layer atop a substrate disposed in a process chamber, wherein the substrate includes one or more low temperature dielectric layers to define a first etch pattern, and wherein the one or more low temperature dielectric layers are formed atop the substrate at a temperature below about 180 degrees Celsius; etching the first etch pattern into the one or more low temperature dielectric layers; patterning a second mask layer atop the substrate to define a second etch pattern, wherein the first etch pattern and the second etch pattern are aligned; and etching the second etch pattern into the one or more low temperature dielectric layers to form a dual damascene pattern in the substrate.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US9390964B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US9390964B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US9390964B23</originalsourceid><addsrcrecordid>eNqNjD0KAjEQRtNYiHqHuYAgrghpFcXGSi2sljGZrIH8MZng9d0FD2D14ON9b66eV5J3thVcZnD4Ym9QfBrANgxgMWI1lAiqcDPSmCr4BCF_QCgWYpw2sJ4CGRnPEFGIPYa6VDM3glY_LhScT_fjZU0l91QLTl3pHzfd6Y3e7w7b7g_lC8-uO1M</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Methods for fabricating dual damascene structures in low temperature dielectric materials</title><source>esp@cenet</source><creator>BHESETTI SIVA SURI CHANDRA RAO ; VIJAYEN JAYAGATAN RAM</creator><creatorcontrib>BHESETTI SIVA SURI CHANDRA RAO ; VIJAYEN JAYAGATAN RAM</creatorcontrib><description>Methods for fabricating dual damascene structures are provided herein. In some embodiments, a method for fabricating a dual damascene interconnect structure may include patterning a first mask layer atop a substrate disposed in a process chamber, wherein the substrate includes one or more low temperature dielectric layers to define a first etch pattern, and wherein the one or more low temperature dielectric layers are formed atop the substrate at a temperature below about 180 degrees Celsius; etching the first etch pattern into the one or more low temperature dielectric layers; patterning a second mask layer atop the substrate to define a second etch pattern, wherein the first etch pattern and the second etch pattern are aligned; and etching the second etch pattern into the one or more low temperature dielectric layers to form a dual damascene pattern in the substrate.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2016</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20160712&amp;DB=EPODOC&amp;CC=US&amp;NR=9390964B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20160712&amp;DB=EPODOC&amp;CC=US&amp;NR=9390964B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>BHESETTI SIVA SURI CHANDRA RAO</creatorcontrib><creatorcontrib>VIJAYEN JAYAGATAN RAM</creatorcontrib><title>Methods for fabricating dual damascene structures in low temperature dielectric materials</title><description>Methods for fabricating dual damascene structures are provided herein. In some embodiments, a method for fabricating a dual damascene interconnect structure may include patterning a first mask layer atop a substrate disposed in a process chamber, wherein the substrate includes one or more low temperature dielectric layers to define a first etch pattern, and wherein the one or more low temperature dielectric layers are formed atop the substrate at a temperature below about 180 degrees Celsius; etching the first etch pattern into the one or more low temperature dielectric layers; patterning a second mask layer atop the substrate to define a second etch pattern, wherein the first etch pattern and the second etch pattern are aligned; and etching the second etch pattern into the one or more low temperature dielectric layers to form a dual damascene pattern in the substrate.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2016</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjD0KAjEQRtNYiHqHuYAgrghpFcXGSi2sljGZrIH8MZng9d0FD2D14ON9b66eV5J3thVcZnD4Ym9QfBrANgxgMWI1lAiqcDPSmCr4BCF_QCgWYpw2sJ4CGRnPEFGIPYa6VDM3glY_LhScT_fjZU0l91QLTl3pHzfd6Y3e7w7b7g_lC8-uO1M</recordid><startdate>20160712</startdate><enddate>20160712</enddate><creator>BHESETTI SIVA SURI CHANDRA RAO</creator><creator>VIJAYEN JAYAGATAN RAM</creator><scope>EVB</scope></search><sort><creationdate>20160712</creationdate><title>Methods for fabricating dual damascene structures in low temperature dielectric materials</title><author>BHESETTI SIVA SURI CHANDRA RAO ; VIJAYEN JAYAGATAN RAM</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US9390964B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2016</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>BHESETTI SIVA SURI CHANDRA RAO</creatorcontrib><creatorcontrib>VIJAYEN JAYAGATAN RAM</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>BHESETTI SIVA SURI CHANDRA RAO</au><au>VIJAYEN JAYAGATAN RAM</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Methods for fabricating dual damascene structures in low temperature dielectric materials</title><date>2016-07-12</date><risdate>2016</risdate><abstract>Methods for fabricating dual damascene structures are provided herein. In some embodiments, a method for fabricating a dual damascene interconnect structure may include patterning a first mask layer atop a substrate disposed in a process chamber, wherein the substrate includes one or more low temperature dielectric layers to define a first etch pattern, and wherein the one or more low temperature dielectric layers are formed atop the substrate at a temperature below about 180 degrees Celsius; etching the first etch pattern into the one or more low temperature dielectric layers; patterning a second mask layer atop the substrate to define a second etch pattern, wherein the first etch pattern and the second etch pattern are aligned; and etching the second etch pattern into the one or more low temperature dielectric layers to form a dual damascene pattern in the substrate.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US9390964B2
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Methods for fabricating dual damascene structures in low temperature dielectric materials
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T15%3A30%3A38IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=BHESETTI%20SIVA%20SURI%20CHANDRA%20RAO&rft.date=2016-07-12&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS9390964B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true