Semiconductor wafer level package

A semiconductor wafer level package used to encapsulate a device fabricated on a semiconductor substrate wafer before dicing of the wafer into individual chips. A cap wafer is bonded to the semiconductor substrate wafer using a pre-patterned frit glass as a bonding agent such that the device is herm...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: HUGHES, HENRY G, SCOFIELD, JR., BROOKS L, STUCKEY, MARILYN J, BENNETT, PAUL T, ADAMS, VICTOR J
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator HUGHES
HENRY G
SCOFIELD, JR.
BROOKS L
STUCKEY
MARILYN J
BENNETT
PAUL T
ADAMS
VICTOR J
description A semiconductor wafer level package used to encapsulate a device fabricated on a semiconductor substrate wafer before dicing of the wafer into individual chips. A cap wafer is bonded to the semiconductor substrate wafer using a pre-patterned frit glass as a bonding agent such that the device is hermetically sealed inside a cavity. A hole in the cap wafer allows electrical connections to be made to the device through electrodes which pass through the frit glass seal.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US5323051A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US5323051A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US5323051A3</originalsourceid><addsrcrecordid>eNrjZFAMTs3NTM7PSylNLskvUihPTEstUshJLUvNUShITM5OTE_lYWBNS8wpTuWF0twM8m6uIc4euqkF-fGpxUBVqXmpJfGhwabGRsYGpoaOxoRVAAAGCyUQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor wafer level package</title><source>esp@cenet</source><creator>HUGHES; HENRY G ; SCOFIELD, JR.; BROOKS L ; STUCKEY; MARILYN J ; BENNETT; PAUL T ; ADAMS; VICTOR J</creator><creatorcontrib>HUGHES; HENRY G ; SCOFIELD, JR.; BROOKS L ; STUCKEY; MARILYN J ; BENNETT; PAUL T ; ADAMS; VICTOR J</creatorcontrib><description>A semiconductor wafer level package used to encapsulate a device fabricated on a semiconductor substrate wafer before dicing of the wafer into individual chips. A cap wafer is bonded to the semiconductor substrate wafer using a pre-patterned frit glass as a bonding agent such that the device is hermetically sealed inside a cavity. A hole in the cap wafer allows electrical connections to be made to the device through electrodes which pass through the frit glass seal.</description><edition>5</edition><language>eng</language><subject>ACCESSORIES, CLOSURES, OR FITTINGS THEREFOR ; BASIC ELECTRIC ELEMENTS ; CONTAINERS FOR STORAGE OR TRANSPORT OF ARTICLES OR MATERIALS,e.g. BAGS, BARRELS, BOTTLES, BOXES, CANS, CARTONS, CRATES,DRUMS, JARS, TANKS, HOPPERS, FORWARDING CONTAINERS ; CONVEYING ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; HANDLING THIN OR FILAMENTARY MATERIAL ; PACKAGES ; PACKAGING ELEMENTS ; PACKING ; PERFORMING OPERATIONS ; SEMICONDUCTOR DEVICES ; STORING ; TRANSPORTING</subject><creationdate>1994</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19940621&amp;DB=EPODOC&amp;CC=US&amp;NR=5323051A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19940621&amp;DB=EPODOC&amp;CC=US&amp;NR=5323051A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HUGHES; HENRY G</creatorcontrib><creatorcontrib>SCOFIELD, JR.; BROOKS L</creatorcontrib><creatorcontrib>STUCKEY; MARILYN J</creatorcontrib><creatorcontrib>BENNETT; PAUL T</creatorcontrib><creatorcontrib>ADAMS; VICTOR J</creatorcontrib><title>Semiconductor wafer level package</title><description>A semiconductor wafer level package used to encapsulate a device fabricated on a semiconductor substrate wafer before dicing of the wafer into individual chips. A cap wafer is bonded to the semiconductor substrate wafer using a pre-patterned frit glass as a bonding agent such that the device is hermetically sealed inside a cavity. A hole in the cap wafer allows electrical connections to be made to the device through electrodes which pass through the frit glass seal.</description><subject>ACCESSORIES, CLOSURES, OR FITTINGS THEREFOR</subject><subject>BASIC ELECTRIC ELEMENTS</subject><subject>CONTAINERS FOR STORAGE OR TRANSPORT OF ARTICLES OR MATERIALS,e.g. BAGS, BARRELS, BOTTLES, BOXES, CANS, CARTONS, CRATES,DRUMS, JARS, TANKS, HOPPERS, FORWARDING CONTAINERS</subject><subject>CONVEYING</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>HANDLING THIN OR FILAMENTARY MATERIAL</subject><subject>PACKAGES</subject><subject>PACKAGING ELEMENTS</subject><subject>PACKING</subject><subject>PERFORMING OPERATIONS</subject><subject>SEMICONDUCTOR DEVICES</subject><subject>STORING</subject><subject>TRANSPORTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1994</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZFAMTs3NTM7PSylNLskvUihPTEstUshJLUvNUShITM5OTE_lYWBNS8wpTuWF0twM8m6uIc4euqkF-fGpxUBVqXmpJfGhwabGRsYGpoaOxoRVAAAGCyUQ</recordid><startdate>19940621</startdate><enddate>19940621</enddate><creator>HUGHES; HENRY G</creator><creator>SCOFIELD, JR.; BROOKS L</creator><creator>STUCKEY; MARILYN J</creator><creator>BENNETT; PAUL T</creator><creator>ADAMS; VICTOR J</creator><scope>EVB</scope></search><sort><creationdate>19940621</creationdate><title>Semiconductor wafer level package</title><author>HUGHES; HENRY G ; SCOFIELD, JR.; BROOKS L ; STUCKEY; MARILYN J ; BENNETT; PAUL T ; ADAMS; VICTOR J</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US5323051A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1994</creationdate><topic>ACCESSORIES, CLOSURES, OR FITTINGS THEREFOR</topic><topic>BASIC ELECTRIC ELEMENTS</topic><topic>CONTAINERS FOR STORAGE OR TRANSPORT OF ARTICLES OR MATERIALS,e.g. BAGS, BARRELS, BOTTLES, BOXES, CANS, CARTONS, CRATES,DRUMS, JARS, TANKS, HOPPERS, FORWARDING CONTAINERS</topic><topic>CONVEYING</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>HANDLING THIN OR FILAMENTARY MATERIAL</topic><topic>PACKAGES</topic><topic>PACKAGING ELEMENTS</topic><topic>PACKING</topic><topic>PERFORMING OPERATIONS</topic><topic>SEMICONDUCTOR DEVICES</topic><topic>STORING</topic><topic>TRANSPORTING</topic><toplevel>online_resources</toplevel><creatorcontrib>HUGHES; HENRY G</creatorcontrib><creatorcontrib>SCOFIELD, JR.; BROOKS L</creatorcontrib><creatorcontrib>STUCKEY; MARILYN J</creatorcontrib><creatorcontrib>BENNETT; PAUL T</creatorcontrib><creatorcontrib>ADAMS; VICTOR J</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HUGHES; HENRY G</au><au>SCOFIELD, JR.; BROOKS L</au><au>STUCKEY; MARILYN J</au><au>BENNETT; PAUL T</au><au>ADAMS; VICTOR J</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor wafer level package</title><date>1994-06-21</date><risdate>1994</risdate><abstract>A semiconductor wafer level package used to encapsulate a device fabricated on a semiconductor substrate wafer before dicing of the wafer into individual chips. A cap wafer is bonded to the semiconductor substrate wafer using a pre-patterned frit glass as a bonding agent such that the device is hermetically sealed inside a cavity. A hole in the cap wafer allows electrical connections to be made to the device through electrodes which pass through the frit glass seal.</abstract><edition>5</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US5323051A
source esp@cenet
subjects ACCESSORIES, CLOSURES, OR FITTINGS THEREFOR
BASIC ELECTRIC ELEMENTS
CONTAINERS FOR STORAGE OR TRANSPORT OF ARTICLES OR MATERIALS,e.g. BAGS, BARRELS, BOTTLES, BOXES, CANS, CARTONS, CRATES,DRUMS, JARS, TANKS, HOPPERS, FORWARDING CONTAINERS
CONVEYING
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
HANDLING THIN OR FILAMENTARY MATERIAL
PACKAGES
PACKAGING ELEMENTS
PACKING
PERFORMING OPERATIONS
SEMICONDUCTOR DEVICES
STORING
TRANSPORTING
title Semiconductor wafer level package
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-06T19%3A33%3A03IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HUGHES;%20HENRY%20G&rft.date=1994-06-21&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS5323051A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true