Gate processor arrangement for simulation processor system

A gate processor arrangement for a logic simulation processor system includes a new event buffer memory (500c) for storing an event at a timing ta for a predetermined logic element in a section of a logic network; a fanout device (500d) for holding connection information for the predetermined logic...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: HIROSE, FUMIYASU
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator HIROSE
FUMIYASU
description A gate processor arrangement for a logic simulation processor system includes a new event buffer memory (500c) for storing an event at a timing ta for a predetermined logic element in a section of a logic network; a fanout device (500d) for holding connection information for the predetermined logic element in the section of the logic network and reading the data of the predetermined logic element precedingly at a timing t, the input data of the predetermined logic element being changed at a timing "t+1"; and an evaluation gate buffer memory (500g) having a plurality of evaluation gate memory portions (500g1, 500g2) able to be connected with the fanout device and an evaluation device (500e). The arrangement also includes a net status memory (500f) for holding net status information corresponding to input data and output data of a predetermined logic element in the section of the logic network; and the said evaluation device (500e) responsive to the output of the evaluation gate buffer memory (500g) for reading the data in the net status memory (500f), generating information for the change of the network status at a timing "t+1", and supplying the generated information to an event transmission network (2) and/or the new event buffer memory (500c).
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US4942615A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US4942615A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US4942615A3</originalsourceid><addsrcrecordid>eNrjZLByTyxJVSgoyk9OLS7OL1JILCpKzEtPzU3NK1FIA_KLM3NLcxJLMvPzkBQVVxaXpObyMLCmJeYUp_JCaW4GeTfXEGcP3dSC_PjU4oLE5NS81JL40GATSxMjM0NTR2PCKgAhni9P</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Gate processor arrangement for simulation processor system</title><source>esp@cenet</source><creator>HIROSE; FUMIYASU</creator><creatorcontrib>HIROSE; FUMIYASU</creatorcontrib><description>A gate processor arrangement for a logic simulation processor system includes a new event buffer memory (500c) for storing an event at a timing ta for a predetermined logic element in a section of a logic network; a fanout device (500d) for holding connection information for the predetermined logic element in the section of the logic network and reading the data of the predetermined logic element precedingly at a timing t, the input data of the predetermined logic element being changed at a timing "t+1"; and an evaluation gate buffer memory (500g) having a plurality of evaluation gate memory portions (500g1, 500g2) able to be connected with the fanout device and an evaluation device (500e). The arrangement also includes a net status memory (500f) for holding net status information corresponding to input data and output data of a predetermined logic element in the section of the logic network; and the said evaluation device (500e) responsive to the output of the evaluation gate buffer memory (500g) for reading the data in the net status memory (500f), generating information for the change of the network status at a timing "t+1", and supplying the generated information to an event transmission network (2) and/or the new event buffer memory (500c).</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>1990</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19900717&amp;DB=EPODOC&amp;CC=US&amp;NR=4942615A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76516</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19900717&amp;DB=EPODOC&amp;CC=US&amp;NR=4942615A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HIROSE; FUMIYASU</creatorcontrib><title>Gate processor arrangement for simulation processor system</title><description>A gate processor arrangement for a logic simulation processor system includes a new event buffer memory (500c) for storing an event at a timing ta for a predetermined logic element in a section of a logic network; a fanout device (500d) for holding connection information for the predetermined logic element in the section of the logic network and reading the data of the predetermined logic element precedingly at a timing t, the input data of the predetermined logic element being changed at a timing "t+1"; and an evaluation gate buffer memory (500g) having a plurality of evaluation gate memory portions (500g1, 500g2) able to be connected with the fanout device and an evaluation device (500e). The arrangement also includes a net status memory (500f) for holding net status information corresponding to input data and output data of a predetermined logic element in the section of the logic network; and the said evaluation device (500e) responsive to the output of the evaluation gate buffer memory (500g) for reading the data in the net status memory (500f), generating information for the change of the network status at a timing "t+1", and supplying the generated information to an event transmission network (2) and/or the new event buffer memory (500c).</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1990</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLByTyxJVSgoyk9OLS7OL1JILCpKzEtPzU3NK1FIA_KLM3NLcxJLMvPzkBQVVxaXpObyMLCmJeYUp_JCaW4GeTfXEGcP3dSC_PjU4oLE5NS81JL40GATSxMjM0NTR2PCKgAhni9P</recordid><startdate>19900717</startdate><enddate>19900717</enddate><creator>HIROSE; FUMIYASU</creator><scope>EVB</scope></search><sort><creationdate>19900717</creationdate><title>Gate processor arrangement for simulation processor system</title><author>HIROSE; FUMIYASU</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US4942615A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1990</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>HIROSE; FUMIYASU</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HIROSE; FUMIYASU</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Gate processor arrangement for simulation processor system</title><date>1990-07-17</date><risdate>1990</risdate><abstract>A gate processor arrangement for a logic simulation processor system includes a new event buffer memory (500c) for storing an event at a timing ta for a predetermined logic element in a section of a logic network; a fanout device (500d) for holding connection information for the predetermined logic element in the section of the logic network and reading the data of the predetermined logic element precedingly at a timing t, the input data of the predetermined logic element being changed at a timing "t+1"; and an evaluation gate buffer memory (500g) having a plurality of evaluation gate memory portions (500g1, 500g2) able to be connected with the fanout device and an evaluation device (500e). The arrangement also includes a net status memory (500f) for holding net status information corresponding to input data and output data of a predetermined logic element in the section of the logic network; and the said evaluation device (500e) responsive to the output of the evaluation gate buffer memory (500g) for reading the data in the net status memory (500f), generating information for the change of the network status at a timing "t+1", and supplying the generated information to an event transmission network (2) and/or the new event buffer memory (500c).</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US4942615A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Gate processor arrangement for simulation processor system
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-13T16%3A54%3A44IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HIROSE;%20FUMIYASU&rft.date=1990-07-17&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS4942615A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true