Semiconductor memory test system
In a semiconductor test system, higher accuracy testing of semiconductor memories is achieved by providing test data from a modified pattern generator to identical addresses in both the memory under test and a buffer memory. This is achieved for various types of semiconductor memories by treating da...
Gespeichert in:
Hauptverfasser: | , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | In a semiconductor test system, higher accuracy testing of semiconductor memories is achieved by providing test data from a modified pattern generator to identical addresses in both the memory under test and a buffer memory. This is achieved for various types of semiconductor memories by treating data generated by the modified pattern generator for the memory under tests in ways that would correspond to how the data is treated in various memories to be tested before storing the data in the buffer memory. This is accomplished using a variety of multiplexers and counters under control of a control signal generator. Data stored at locations with the same address in both memories is read out for comparison in a logic comparator. If the data is not identical, the semiconductor memory under test is rejected as defective. |
---|