Sense amplifier with dual parallel driver transistors in MOS random access memory
A random access memory device of the MOS integrated circuit type employs an array of rows and columns of one-transistor storage cells with a bistable sense amplifier circuit at the center of each column. Instead of a single pair of cross-coupled driver transistors forming the bistable circuit, dual...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | RAO G. R. MOHAN WHITE, JR. LIONEL S |
description | A random access memory device of the MOS integrated circuit type employs an array of rows and columns of one-transistor storage cells with a bistable sense amplifier circuit at the center of each column. Instead of a single pair of cross-coupled driver transistors forming the bistable circuit, dual parallel pairs are used. One pair used in the initial sensing has a long channel length so that the pair may be more readily matched, while the other pair used later in the cycle for driving the zero-going side of the column line to ground has a shorter channel to enhance speed. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US4286178A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US4286178A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US4286178A3</originalsourceid><addsrcrecordid>eNqFirsKAjEQANNYiPoN7g9Y-ECvFVFsRCRaH0uyxwU2D3aj4t97hb3VwMyMzc1SUgKMhUMXSOAdag_-iQwFBZmJwUt4DaUKJg1asyiEBJerhcH4HAGdI1WIFLN8pmbUISvNfpyY-el4P5wXVHJLWtBRoto-7GbVbJe7Zr_-f3wBBrA3Gg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Sense amplifier with dual parallel driver transistors in MOS random access memory</title><source>esp@cenet</source><creator>RAO; G. R. MOHAN ; WHITE, JR.; LIONEL S</creator><creatorcontrib>RAO; G. R. MOHAN ; WHITE, JR.; LIONEL S</creatorcontrib><description>A random access memory device of the MOS integrated circuit type employs an array of rows and columns of one-transistor storage cells with a bistable sense amplifier circuit at the center of each column. Instead of a single pair of cross-coupled driver transistors forming the bistable circuit, dual parallel pairs are used. One pair used in the initial sensing has a long channel length so that the pair may be more readily matched, while the other pair used later in the cycle for driving the zero-going side of the column line to ground has a shorter channel to enhance speed.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; INFORMATION STORAGE ; PHYSICS ; PULSE TECHNIQUE ; STATIC STORES</subject><creationdate>1981</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19810825&DB=EPODOC&CC=US&NR=4286178A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25562,76317</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19810825&DB=EPODOC&CC=US&NR=4286178A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>RAO; G. R. MOHAN</creatorcontrib><creatorcontrib>WHITE, JR.; LIONEL S</creatorcontrib><title>Sense amplifier with dual parallel driver transistors in MOS random access memory</title><description>A random access memory device of the MOS integrated circuit type employs an array of rows and columns of one-transistor storage cells with a bistable sense amplifier circuit at the center of each column. Instead of a single pair of cross-coupled driver transistors forming the bistable circuit, dual parallel pairs are used. One pair used in the initial sensing has a long channel length so that the pair may be more readily matched, while the other pair used later in the cycle for driving the zero-going side of the column line to ground has a shorter channel to enhance speed.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>PULSE TECHNIQUE</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1981</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqFirsKAjEQANNYiPoN7g9Y-ECvFVFsRCRaH0uyxwU2D3aj4t97hb3VwMyMzc1SUgKMhUMXSOAdag_-iQwFBZmJwUt4DaUKJg1asyiEBJerhcH4HAGdI1WIFLN8pmbUISvNfpyY-el4P5wXVHJLWtBRoto-7GbVbJe7Zr_-f3wBBrA3Gg</recordid><startdate>19810825</startdate><enddate>19810825</enddate><creator>RAO; G. R. MOHAN</creator><creator>WHITE, JR.; LIONEL S</creator><scope>EVB</scope></search><sort><creationdate>19810825</creationdate><title>Sense amplifier with dual parallel driver transistors in MOS random access memory</title><author>RAO; G. R. MOHAN ; WHITE, JR.; LIONEL S</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US4286178A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1981</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>PULSE TECHNIQUE</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>RAO; G. R. MOHAN</creatorcontrib><creatorcontrib>WHITE, JR.; LIONEL S</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>RAO; G. R. MOHAN</au><au>WHITE, JR.; LIONEL S</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Sense amplifier with dual parallel driver transistors in MOS random access memory</title><date>1981-08-25</date><risdate>1981</risdate><abstract>A random access memory device of the MOS integrated circuit type employs an array of rows and columns of one-transistor storage cells with a bistable sense amplifier circuit at the center of each column. Instead of a single pair of cross-coupled driver transistors forming the bistable circuit, dual parallel pairs are used. One pair used in the initial sensing has a long channel length so that the pair may be more readily matched, while the other pair used later in the cycle for driving the zero-going side of the column line to ground has a shorter channel to enhance speed.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US4286178A |
source | esp@cenet |
subjects | BASIC ELECTRONIC CIRCUITRY ELECTRICITY INFORMATION STORAGE PHYSICS PULSE TECHNIQUE STATIC STORES |
title | Sense amplifier with dual parallel driver transistors in MOS random access memory |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-09T12%3A24%3A24IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=RAO;%20G.%20R.%20MOHAN&rft.date=1981-08-25&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS4286178A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |