DUTY CYCLE CALIBRATION CIRCUIT, CORRESPONDING TRANSMITTER, COMMUNICATION SYSTEM AND METHOD

In embodiments, a clock signal calibration circuit for communication transmitters includes a multiplexer that creates a combined output pattern from input data patterns in reaction to the clock signal's edges. It uses a calibration data pattern generator, which supplies two sequential patterns-...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: D'Argenio, Pasquale, Viola, Paolo, Pozzoni, Massimo, Rossi, Augusto Andrea
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator D'Argenio, Pasquale
Viola, Paolo
Pozzoni, Massimo
Rossi, Augusto Andrea
description In embodiments, a clock signal calibration circuit for communication transmitters includes a multiplexer that creates a combined output pattern from input data patterns in reaction to the clock signal's edges. It uses a calibration data pattern generator, which supplies two sequential patterns-the second being a shifted copy of the first-to the multiplexer. An averaging circuit then generates two averaged signals corresponding to these patterns. Duty cycle control circuitry corrects clock signal imbalances if these averaged signals are unequal, thus adjusting the duty cycle distortion to achieve an ideal 50% duty cycle.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2024356537A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2024356537A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2024356537A13</originalsourceid><addsrcrecordid>eNqNi7EKwjAUALs4iPoPD1wVtLE6x5doHzRJSV6GuJQicRIt1P9HRD_A6Ya7mxYXFTkBJmw0oGzo6CWTs4DkMRKvAJ33OrTOKrJnYC9tMMSs_UcZEy3h9wgpsDYgrQKjuXZqXkxu_X3Mix9nxfKkGet1Hp5dHof-mh_51cVQbsqdqPaVOMit-K96A1XXMzE</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>DUTY CYCLE CALIBRATION CIRCUIT, CORRESPONDING TRANSMITTER, COMMUNICATION SYSTEM AND METHOD</title><source>esp@cenet</source><creator>D'Argenio, Pasquale ; Viola, Paolo ; Pozzoni, Massimo ; Rossi, Augusto Andrea</creator><creatorcontrib>D'Argenio, Pasquale ; Viola, Paolo ; Pozzoni, Massimo ; Rossi, Augusto Andrea</creatorcontrib><description>In embodiments, a clock signal calibration circuit for communication transmitters includes a multiplexer that creates a combined output pattern from input data patterns in reaction to the clock signal's edges. It uses a calibration data pattern generator, which supplies two sequential patterns-the second being a shifted copy of the first-to the multiplexer. An averaging circuit then generates two averaged signals corresponding to these patterns. Duty cycle control circuitry corrects clock signal imbalances if these averaged signals are unequal, thus adjusting the duty cycle distortion to achieve an ideal 50% duty cycle.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20241024&amp;DB=EPODOC&amp;CC=US&amp;NR=2024356537A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25563,76318</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20241024&amp;DB=EPODOC&amp;CC=US&amp;NR=2024356537A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>D'Argenio, Pasquale</creatorcontrib><creatorcontrib>Viola, Paolo</creatorcontrib><creatorcontrib>Pozzoni, Massimo</creatorcontrib><creatorcontrib>Rossi, Augusto Andrea</creatorcontrib><title>DUTY CYCLE CALIBRATION CIRCUIT, CORRESPONDING TRANSMITTER, COMMUNICATION SYSTEM AND METHOD</title><description>In embodiments, a clock signal calibration circuit for communication transmitters includes a multiplexer that creates a combined output pattern from input data patterns in reaction to the clock signal's edges. It uses a calibration data pattern generator, which supplies two sequential patterns-the second being a shifted copy of the first-to the multiplexer. An averaging circuit then generates two averaged signals corresponding to these patterns. Duty cycle control circuitry corrects clock signal imbalances if these averaged signals are unequal, thus adjusting the duty cycle distortion to achieve an ideal 50% duty cycle.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNi7EKwjAUALs4iPoPD1wVtLE6x5doHzRJSV6GuJQicRIt1P9HRD_A6Ya7mxYXFTkBJmw0oGzo6CWTs4DkMRKvAJ33OrTOKrJnYC9tMMSs_UcZEy3h9wgpsDYgrQKjuXZqXkxu_X3Mix9nxfKkGet1Hp5dHof-mh_51cVQbsqdqPaVOMit-K96A1XXMzE</recordid><startdate>20241024</startdate><enddate>20241024</enddate><creator>D'Argenio, Pasquale</creator><creator>Viola, Paolo</creator><creator>Pozzoni, Massimo</creator><creator>Rossi, Augusto Andrea</creator><scope>EVB</scope></search><sort><creationdate>20241024</creationdate><title>DUTY CYCLE CALIBRATION CIRCUIT, CORRESPONDING TRANSMITTER, COMMUNICATION SYSTEM AND METHOD</title><author>D'Argenio, Pasquale ; Viola, Paolo ; Pozzoni, Massimo ; Rossi, Augusto Andrea</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2024356537A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2024</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>D'Argenio, Pasquale</creatorcontrib><creatorcontrib>Viola, Paolo</creatorcontrib><creatorcontrib>Pozzoni, Massimo</creatorcontrib><creatorcontrib>Rossi, Augusto Andrea</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>D'Argenio, Pasquale</au><au>Viola, Paolo</au><au>Pozzoni, Massimo</au><au>Rossi, Augusto Andrea</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>DUTY CYCLE CALIBRATION CIRCUIT, CORRESPONDING TRANSMITTER, COMMUNICATION SYSTEM AND METHOD</title><date>2024-10-24</date><risdate>2024</risdate><abstract>In embodiments, a clock signal calibration circuit for communication transmitters includes a multiplexer that creates a combined output pattern from input data patterns in reaction to the clock signal's edges. It uses a calibration data pattern generator, which supplies two sequential patterns-the second being a shifted copy of the first-to the multiplexer. An averaging circuit then generates two averaged signals corresponding to these patterns. Duty cycle control circuitry corrects clock signal imbalances if these averaged signals are unequal, thus adjusting the duty cycle distortion to achieve an ideal 50% duty cycle.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2024356537A1
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
ELECTRICITY
PULSE TECHNIQUE
title DUTY CYCLE CALIBRATION CIRCUIT, CORRESPONDING TRANSMITTER, COMMUNICATION SYSTEM AND METHOD
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-11T12%3A55%3A10IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=D'Argenio,%20Pasquale&rft.date=2024-10-24&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2024356537A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true