HIGHLY VERTICALLY INTEGRATED NONVOLATILE MEMORY DEVICES AND MEMORY SYSTEMS INCLUDING THE SAME
A vertically-integrated nonvolatile memory device includes a peripheral circuit structure with a peripheral circuit therein, and cell array structure that is bonded to the peripheral circuit structure, and has a cell area and a connection area therein. The cell area includes a plurality of gate elec...
Gespeichert in:
Hauptverfasser: | , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Song, Kiwhan Lee, Jaeeun Kang, Inho Kim, Jiyoung Yang, Woosung Kim, Seungyeon |
description | A vertically-integrated nonvolatile memory device includes a peripheral circuit structure with a peripheral circuit therein, and cell array structure that is bonded to the peripheral circuit structure, and has a cell area and a connection area therein. The cell area includes a plurality of gate electrodes and a plurality of insulating layers alternately stacked, in the connection area. The plurality of gate electrodes include a cell stack having a staircase shape, a plurality of capacitor core contact structures configured to pass through the cell stack in the cell area, and a plurality of capacitor gate contact structures connected to the plurality of gate electrodes in the connection area. Each of the plurality of capacitor core contact structures includes: (i) a first core conductor electrically connected to the peripheral circuit, and (ii) a first cover insulating layer extending between the first core conductor and the plurality of gate electrodes, and constitutes a capacitor in which the first core conductor, the first cover insulating layer, and the plurality of gate electrodes are connected to the peripheral circuit. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2024049471A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2024049471A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2024049471A13</originalsourceid><addsrcrecordid>eNqNi70KwjAURrs4iPoOF5yFthbEMSTXJJAfSG4DGaQUiZNoob4_dtDd6TsczreurkpLZTIkDKQ5MwtqRygDIxTgvEveMNIGwaL1IYPApDlGYE78VMyR0MblyE0vtJNACiEyi9tqdR8fc9l9d1PtL0hcHcr0Gso8jbfyLO-hj23ddnV37k4Na47_VR_2GTP0</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>HIGHLY VERTICALLY INTEGRATED NONVOLATILE MEMORY DEVICES AND MEMORY SYSTEMS INCLUDING THE SAME</title><source>esp@cenet</source><creator>Song, Kiwhan ; Lee, Jaeeun ; Kang, Inho ; Kim, Jiyoung ; Yang, Woosung ; Kim, Seungyeon</creator><creatorcontrib>Song, Kiwhan ; Lee, Jaeeun ; Kang, Inho ; Kim, Jiyoung ; Yang, Woosung ; Kim, Seungyeon</creatorcontrib><description>A vertically-integrated nonvolatile memory device includes a peripheral circuit structure with a peripheral circuit therein, and cell array structure that is bonded to the peripheral circuit structure, and has a cell area and a connection area therein. The cell area includes a plurality of gate electrodes and a plurality of insulating layers alternately stacked, in the connection area. The plurality of gate electrodes include a cell stack having a staircase shape, a plurality of capacitor core contact structures configured to pass through the cell stack in the cell area, and a plurality of capacitor gate contact structures connected to the plurality of gate electrodes in the connection area. Each of the plurality of capacitor core contact structures includes: (i) a first core conductor electrically connected to the peripheral circuit, and (ii) a first cover insulating layer extending between the first core conductor and the plurality of gate electrodes, and constitutes a capacitor in which the first core conductor, the first cover insulating layer, and the plurality of gate electrodes are connected to the peripheral circuit.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20240208&DB=EPODOC&CC=US&NR=2024049471A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76294</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20240208&DB=EPODOC&CC=US&NR=2024049471A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Song, Kiwhan</creatorcontrib><creatorcontrib>Lee, Jaeeun</creatorcontrib><creatorcontrib>Kang, Inho</creatorcontrib><creatorcontrib>Kim, Jiyoung</creatorcontrib><creatorcontrib>Yang, Woosung</creatorcontrib><creatorcontrib>Kim, Seungyeon</creatorcontrib><title>HIGHLY VERTICALLY INTEGRATED NONVOLATILE MEMORY DEVICES AND MEMORY SYSTEMS INCLUDING THE SAME</title><description>A vertically-integrated nonvolatile memory device includes a peripheral circuit structure with a peripheral circuit therein, and cell array structure that is bonded to the peripheral circuit structure, and has a cell area and a connection area therein. The cell area includes a plurality of gate electrodes and a plurality of insulating layers alternately stacked, in the connection area. The plurality of gate electrodes include a cell stack having a staircase shape, a plurality of capacitor core contact structures configured to pass through the cell stack in the cell area, and a plurality of capacitor gate contact structures connected to the plurality of gate electrodes in the connection area. Each of the plurality of capacitor core contact structures includes: (i) a first core conductor electrically connected to the peripheral circuit, and (ii) a first cover insulating layer extending between the first core conductor and the plurality of gate electrodes, and constitutes a capacitor in which the first core conductor, the first cover insulating layer, and the plurality of gate electrodes are connected to the peripheral circuit.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNi70KwjAURrs4iPoOF5yFthbEMSTXJJAfSG4DGaQUiZNoob4_dtDd6TsczreurkpLZTIkDKQ5MwtqRygDIxTgvEveMNIGwaL1IYPApDlGYE78VMyR0MblyE0vtJNACiEyi9tqdR8fc9l9d1PtL0hcHcr0Gso8jbfyLO-hj23ddnV37k4Na47_VR_2GTP0</recordid><startdate>20240208</startdate><enddate>20240208</enddate><creator>Song, Kiwhan</creator><creator>Lee, Jaeeun</creator><creator>Kang, Inho</creator><creator>Kim, Jiyoung</creator><creator>Yang, Woosung</creator><creator>Kim, Seungyeon</creator><scope>EVB</scope></search><sort><creationdate>20240208</creationdate><title>HIGHLY VERTICALLY INTEGRATED NONVOLATILE MEMORY DEVICES AND MEMORY SYSTEMS INCLUDING THE SAME</title><author>Song, Kiwhan ; Lee, Jaeeun ; Kang, Inho ; Kim, Jiyoung ; Yang, Woosung ; Kim, Seungyeon</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2024049471A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2024</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>Song, Kiwhan</creatorcontrib><creatorcontrib>Lee, Jaeeun</creatorcontrib><creatorcontrib>Kang, Inho</creatorcontrib><creatorcontrib>Kim, Jiyoung</creatorcontrib><creatorcontrib>Yang, Woosung</creatorcontrib><creatorcontrib>Kim, Seungyeon</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Song, Kiwhan</au><au>Lee, Jaeeun</au><au>Kang, Inho</au><au>Kim, Jiyoung</au><au>Yang, Woosung</au><au>Kim, Seungyeon</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>HIGHLY VERTICALLY INTEGRATED NONVOLATILE MEMORY DEVICES AND MEMORY SYSTEMS INCLUDING THE SAME</title><date>2024-02-08</date><risdate>2024</risdate><abstract>A vertically-integrated nonvolatile memory device includes a peripheral circuit structure with a peripheral circuit therein, and cell array structure that is bonded to the peripheral circuit structure, and has a cell area and a connection area therein. The cell area includes a plurality of gate electrodes and a plurality of insulating layers alternately stacked, in the connection area. The plurality of gate electrodes include a cell stack having a staircase shape, a plurality of capacitor core contact structures configured to pass through the cell stack in the cell area, and a plurality of capacitor gate contact structures connected to the plurality of gate electrodes in the connection area. Each of the plurality of capacitor core contact structures includes: (i) a first core conductor electrically connected to the peripheral circuit, and (ii) a first cover insulating layer extending between the first core conductor and the plurality of gate electrodes, and constitutes a capacitor in which the first core conductor, the first cover insulating layer, and the plurality of gate electrodes are connected to the peripheral circuit.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2024049471A1 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | HIGHLY VERTICALLY INTEGRATED NONVOLATILE MEMORY DEVICES AND MEMORY SYSTEMS INCLUDING THE SAME |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-23T06%3A07%3A21IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Song,%20Kiwhan&rft.date=2024-02-08&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2024049471A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |