COMPARATOR SET-RESET LATCH CIRCUIT AND METHOD FOR CAPACITIVELY STORING BITS
A circuit and method for storing bit values in capacitors of a set-reset latch of a dynamic comparator are described. A capacitor-based SR latch architecture is disclosed that makes use of the parasitic capacitances present at its output to store a digital bit value. During the comparator's sam...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A circuit and method for storing bit values in capacitors of a set-reset latch of a dynamic comparator are described. A capacitor-based SR latch architecture is disclosed that makes use of the parasitic capacitances present at its output to store a digital bit value. During the comparator's sampling phase, the capacitor-based SR latch behaves as an inverter and buffers the sampled value to the output of the SR latch. In doing so, it charges the parasitic capacitors associated with the routing and downstream circuitry up or down. When the dynamic comparator enters the reset phase, the SR latch turns off and makes use of the of the parasitic capacitors to hold the previously-buffered value. |
---|