DIFFERENT SCALING RATIO IN FEOL / MOL/ BEOL
The present disclosure, in some embodiments, relates to an integrated chip. The integrated chip includes a first contact and a second contact disposed over a substrate. A center of a first upper surface of the first contact is laterally separated from a center of a second upper surface of the second...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | The present disclosure, in some embodiments, relates to an integrated chip. The integrated chip includes a first contact and a second contact disposed over a substrate. A center of a first upper surface of the first contact is laterally separated from a center of a second upper surface of the second contact by a first distance. A first interconnect contacts the first upper surface and a second interconnect contacts the second upper surface. A center of a first lower surface of the first interconnect is laterally separated from a center of a second lower surface of the second interconnect by a second distance that is greater than the first distance. |
---|