Efficient Hardware Structure For Sorting/Adding Multiple Inputs Assigned To Different Bins

In one embodiment, a four-input, four-output bin adder is disclosed. The bin adder comprises a two-by-three, multi-stage, cascaded array of two-input, two-output adder circuits. Each of the bin-adder input signals comprises a numeric data value and an associated address, and the bin adder is adapted...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: SHAFFER MICHAEL S, YOON WON J, CARGILLE DAVID L, MANZELLA JOSEPH A
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator SHAFFER MICHAEL S
YOON WON J
CARGILLE DAVID L
MANZELLA JOSEPH A
description In one embodiment, a four-input, four-output bin adder is disclosed. The bin adder comprises a two-by-three, multi-stage, cascaded array of two-input, two-output adder circuits. Each of the bin-adder input signals comprises a numeric data value and an associated address, and the bin adder is adapted to add together (a.k.a. accumulate) the numeric values of only those inputs signals having addresses that are the same. In particular, the inputs and outputs of the two-input, two-output adder circuits are connected together in such a way that each input signal is compared to every other input signal, in a round-robin configuration. If the associated addresses match, then the input signals' numeric data values are added (i.e., accumulated) and output as a single signal comprising the sum of the numeric data values and the common address.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2014280429A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2014280429A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2014280429A13</originalsourceid><addsrcrecordid>eNqNjLEKwjAUALM4iPoPD5zFNnaoY9WWOji1Li4lNC_lQUlC8oK_bwU_wOluOG4tXrUxNBJahlYF_VYBoeOQRk6LNS5A5wKTnY6V1gvgkWYmPyPcrU8coYqRJosaegc3MgbD93UhG7diZdQccffjRuybur-2B_RuwOjViBZ5eHYyywtZZoU8V_npv-oDzic7Zw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Efficient Hardware Structure For Sorting/Adding Multiple Inputs Assigned To Different Bins</title><source>esp@cenet</source><creator>SHAFFER MICHAEL S ; YOON WON J ; CARGILLE DAVID L ; MANZELLA JOSEPH A</creator><creatorcontrib>SHAFFER MICHAEL S ; YOON WON J ; CARGILLE DAVID L ; MANZELLA JOSEPH A</creatorcontrib><description>In one embodiment, a four-input, four-output bin adder is disclosed. The bin adder comprises a two-by-three, multi-stage, cascaded array of two-input, two-output adder circuits. Each of the bin-adder input signals comprises a numeric data value and an associated address, and the bin adder is adapted to add together (a.k.a. accumulate) the numeric values of only those inputs signals having addresses that are the same. In particular, the inputs and outputs of the two-input, two-output adder circuits are connected together in such a way that each input signal is compared to every other input signal, in a round-robin configuration. If the associated addresses match, then the input signals' numeric data values are added (i.e., accumulated) and output as a single signal comprising the sum of the numeric data values and the common address.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2014</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20140918&amp;DB=EPODOC&amp;CC=US&amp;NR=2014280429A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20140918&amp;DB=EPODOC&amp;CC=US&amp;NR=2014280429A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SHAFFER MICHAEL S</creatorcontrib><creatorcontrib>YOON WON J</creatorcontrib><creatorcontrib>CARGILLE DAVID L</creatorcontrib><creatorcontrib>MANZELLA JOSEPH A</creatorcontrib><title>Efficient Hardware Structure For Sorting/Adding Multiple Inputs Assigned To Different Bins</title><description>In one embodiment, a four-input, four-output bin adder is disclosed. The bin adder comprises a two-by-three, multi-stage, cascaded array of two-input, two-output adder circuits. Each of the bin-adder input signals comprises a numeric data value and an associated address, and the bin adder is adapted to add together (a.k.a. accumulate) the numeric values of only those inputs signals having addresses that are the same. In particular, the inputs and outputs of the two-input, two-output adder circuits are connected together in such a way that each input signal is compared to every other input signal, in a round-robin configuration. If the associated addresses match, then the input signals' numeric data values are added (i.e., accumulated) and output as a single signal comprising the sum of the numeric data values and the common address.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2014</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjLEKwjAUALM4iPoPD5zFNnaoY9WWOji1Li4lNC_lQUlC8oK_bwU_wOluOG4tXrUxNBJahlYF_VYBoeOQRk6LNS5A5wKTnY6V1gvgkWYmPyPcrU8coYqRJosaegc3MgbD93UhG7diZdQccffjRuybur-2B_RuwOjViBZ5eHYyywtZZoU8V_npv-oDzic7Zw</recordid><startdate>20140918</startdate><enddate>20140918</enddate><creator>SHAFFER MICHAEL S</creator><creator>YOON WON J</creator><creator>CARGILLE DAVID L</creator><creator>MANZELLA JOSEPH A</creator><scope>EVB</scope></search><sort><creationdate>20140918</creationdate><title>Efficient Hardware Structure For Sorting/Adding Multiple Inputs Assigned To Different Bins</title><author>SHAFFER MICHAEL S ; YOON WON J ; CARGILLE DAVID L ; MANZELLA JOSEPH A</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2014280429A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2014</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>SHAFFER MICHAEL S</creatorcontrib><creatorcontrib>YOON WON J</creatorcontrib><creatorcontrib>CARGILLE DAVID L</creatorcontrib><creatorcontrib>MANZELLA JOSEPH A</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SHAFFER MICHAEL S</au><au>YOON WON J</au><au>CARGILLE DAVID L</au><au>MANZELLA JOSEPH A</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Efficient Hardware Structure For Sorting/Adding Multiple Inputs Assigned To Different Bins</title><date>2014-09-18</date><risdate>2014</risdate><abstract>In one embodiment, a four-input, four-output bin adder is disclosed. The bin adder comprises a two-by-three, multi-stage, cascaded array of two-input, two-output adder circuits. Each of the bin-adder input signals comprises a numeric data value and an associated address, and the bin adder is adapted to add together (a.k.a. accumulate) the numeric values of only those inputs signals having addresses that are the same. In particular, the inputs and outputs of the two-input, two-output adder circuits are connected together in such a way that each input signal is compared to every other input signal, in a round-robin configuration. If the associated addresses match, then the input signals' numeric data values are added (i.e., accumulated) and output as a single signal comprising the sum of the numeric data values and the common address.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2014280429A1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Efficient Hardware Structure For Sorting/Adding Multiple Inputs Assigned To Different Bins
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-02T00%3A37%3A45IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SHAFFER%20MICHAEL%20S&rft.date=2014-09-18&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2014280429A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true