Horizontal Cache Persistence In A Multi-Compute Node, Symmetric Multiprocessing Computer

Horizontal cache persistence in a multi-compute node, SMP computer, including, responsive to a determination to evict a cache line on a first one of the compute nodes, broadcasting by a first compute node an eviction notice for the cache line; transmitting the state of the cache line receiving compu...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: CURLEY LAWRENCE D, WALTERS CRAIG R, KAMINSKI, JR. EDWARD J, DRAPALA GARRETT M, BLAKE MICHAEL A
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator CURLEY LAWRENCE D
WALTERS CRAIG R
KAMINSKI, JR. EDWARD J
DRAPALA GARRETT M
BLAKE MICHAEL A
description Horizontal cache persistence in a multi-compute node, SMP computer, including, responsive to a determination to evict a cache line on a first one of the compute nodes, broadcasting by a first compute node an eviction notice for the cache line; transmitting the state of the cache line receiving compute nodes, including, if the cache line is missing from a compute node, an indication whether that compute node has cache storage space available for the cache line; determining by the first compute node, according to the states of the cache line and space available, whether the first compute node can evict the cache line without writing the cache line to main memory; and updating by each compute node the state of the cache line in each compute node, in dependence upon one or more of the states of the cache line in all the compute nodes.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2011314227A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2011314227A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2011314227A13</originalsourceid><addsrcrecordid>eNqNyr0KwjAYRuEsDqLewweuFkwqOJeg1EERquBWQnzVQP5I0kGv3sFegNMZzjNltzYk8wm-KEtS6RfojJRNLvAadPDU0HGwxVQyuDgU0CncsaLu7RxKMvp3YwoaORv_pNGlOZs8lM1YjJ2x5X53kW2FGHrkqDQ8Sn_txJrzmm-E2Da8_k99AUY2Otc</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Horizontal Cache Persistence In A Multi-Compute Node, Symmetric Multiprocessing Computer</title><source>esp@cenet</source><creator>CURLEY LAWRENCE D ; WALTERS CRAIG R ; KAMINSKI, JR. EDWARD J ; DRAPALA GARRETT M ; BLAKE MICHAEL A</creator><creatorcontrib>CURLEY LAWRENCE D ; WALTERS CRAIG R ; KAMINSKI, JR. EDWARD J ; DRAPALA GARRETT M ; BLAKE MICHAEL A</creatorcontrib><description>Horizontal cache persistence in a multi-compute node, SMP computer, including, responsive to a determination to evict a cache line on a first one of the compute nodes, broadcasting by a first compute node an eviction notice for the cache line; transmitting the state of the cache line receiving compute nodes, including, if the cache line is missing from a compute node, an indication whether that compute node has cache storage space available for the cache line; determining by the first compute node, according to the states of the cache line and space available, whether the first compute node can evict the cache line without writing the cache line to main memory; and updating by each compute node the state of the cache line in each compute node, in dependence upon one or more of the states of the cache line in all the compute nodes.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20111222&amp;DB=EPODOC&amp;CC=US&amp;NR=2011314227A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20111222&amp;DB=EPODOC&amp;CC=US&amp;NR=2011314227A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>CURLEY LAWRENCE D</creatorcontrib><creatorcontrib>WALTERS CRAIG R</creatorcontrib><creatorcontrib>KAMINSKI, JR. EDWARD J</creatorcontrib><creatorcontrib>DRAPALA GARRETT M</creatorcontrib><creatorcontrib>BLAKE MICHAEL A</creatorcontrib><title>Horizontal Cache Persistence In A Multi-Compute Node, Symmetric Multiprocessing Computer</title><description>Horizontal cache persistence in a multi-compute node, SMP computer, including, responsive to a determination to evict a cache line on a first one of the compute nodes, broadcasting by a first compute node an eviction notice for the cache line; transmitting the state of the cache line receiving compute nodes, including, if the cache line is missing from a compute node, an indication whether that compute node has cache storage space available for the cache line; determining by the first compute node, according to the states of the cache line and space available, whether the first compute node can evict the cache line without writing the cache line to main memory; and updating by each compute node the state of the cache line in each compute node, in dependence upon one or more of the states of the cache line in all the compute nodes.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyr0KwjAYRuEsDqLewweuFkwqOJeg1EERquBWQnzVQP5I0kGv3sFegNMZzjNltzYk8wm-KEtS6RfojJRNLvAadPDU0HGwxVQyuDgU0CncsaLu7RxKMvp3YwoaORv_pNGlOZs8lM1YjJ2x5X53kW2FGHrkqDQ8Sn_txJrzmm-E2Da8_k99AUY2Otc</recordid><startdate>20111222</startdate><enddate>20111222</enddate><creator>CURLEY LAWRENCE D</creator><creator>WALTERS CRAIG R</creator><creator>KAMINSKI, JR. EDWARD J</creator><creator>DRAPALA GARRETT M</creator><creator>BLAKE MICHAEL A</creator><scope>EVB</scope></search><sort><creationdate>20111222</creationdate><title>Horizontal Cache Persistence In A Multi-Compute Node, Symmetric Multiprocessing Computer</title><author>CURLEY LAWRENCE D ; WALTERS CRAIG R ; KAMINSKI, JR. EDWARD J ; DRAPALA GARRETT M ; BLAKE MICHAEL A</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2011314227A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>CURLEY LAWRENCE D</creatorcontrib><creatorcontrib>WALTERS CRAIG R</creatorcontrib><creatorcontrib>KAMINSKI, JR. EDWARD J</creatorcontrib><creatorcontrib>DRAPALA GARRETT M</creatorcontrib><creatorcontrib>BLAKE MICHAEL A</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>CURLEY LAWRENCE D</au><au>WALTERS CRAIG R</au><au>KAMINSKI, JR. EDWARD J</au><au>DRAPALA GARRETT M</au><au>BLAKE MICHAEL A</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Horizontal Cache Persistence In A Multi-Compute Node, Symmetric Multiprocessing Computer</title><date>2011-12-22</date><risdate>2011</risdate><abstract>Horizontal cache persistence in a multi-compute node, SMP computer, including, responsive to a determination to evict a cache line on a first one of the compute nodes, broadcasting by a first compute node an eviction notice for the cache line; transmitting the state of the cache line receiving compute nodes, including, if the cache line is missing from a compute node, an indication whether that compute node has cache storage space available for the cache line; determining by the first compute node, according to the states of the cache line and space available, whether the first compute node can evict the cache line without writing the cache line to main memory; and updating by each compute node the state of the cache line in each compute node, in dependence upon one or more of the states of the cache line in all the compute nodes.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2011314227A1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Horizontal Cache Persistence In A Multi-Compute Node, Symmetric Multiprocessing Computer
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T07%3A58%3A15IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=CURLEY%20LAWRENCE%20D&rft.date=2011-12-22&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2011314227A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true