SEMICONDUCTOR DEVICES CONTAINING TRENCH MOSFETS WITH SUPERJUNCTIONS
Semiconductor devices combining a MOSFET architecture with a PN super-junction structure and methods for making such devices are described. The MOSFET architecture can be made using a trench configuration containing a gate that is sandwiched between thick dielectric layers in the top and the bottom...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | Semiconductor devices combining a MOSFET architecture with a PN super-junction structure and methods for making such devices are described. The MOSFET architecture can be made using a trench configuration containing a gate that is sandwiched between thick dielectric layers in the top and the bottom of the trench. The PN junction of the super-junction structure is formed between n-type dopant regions in the sidewalls of the trench and a p-type epitaxial layer. The gate of the trench MOSFET is separated from the super-junction structure using a gate insulating layer. Such semiconductor devices can have a lower capacitance and a higher breakdown voltage relative to shield-based trench MOSFET devices and can replace such devices in medium to high voltage ranges. Other embodiments are described. |
---|