OBJECT-ORIENTED NETWORK-ON-CHIP MODELING

Network-on-Chip (NoC) is an oncoming solution to the communication bottleneck of System-on-Chip (SoC). For a good design, it runs a simulation verification before the design is realized. The key factors to the accuracy and simulation speed of a simulator depend on how the simulator abstracts the NoC...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: HSU YAR-SUN, CHANG CHI-FU
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator HSU YAR-SUN
CHANG CHI-FU
description Network-on-Chip (NoC) is an oncoming solution to the communication bottleneck of System-on-Chip (SoC). For a good design, it runs a simulation verification before the design is realized. The key factors to the accuracy and simulation speed of a simulator depend on how the simulator abstracts the NoC design. The present invention provides an object-oriented NoC modeling, which divides the NoC design space into many design blocks and models them into many abstraction levels. The present invention defines these models carefully to obtain good hardware accuracy. The present invention also provides an object implementation library of different abstraction levels. Thereby, the present invention can reduce the coding time via selecting required components from the object implementation library, inheriting them with some modifications or using them directly. The present invention extends the design exploration space of NoC, preserves good hardware characteristics, and significantly reduces coding effort of a new NoC design.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2011191088A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2011191088A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2011191088A13</originalsourceid><addsrcrecordid>eNrjZNDwd_JydQ7R9Q_ydPULcXVR8HMNCfcP8tb199N19vAMUPD1d3H18fRz52FgTUvMKU7lhdLcDMpuriHOHrqpBfnxqcUFicmpeakl8aHBRgaGhoaWhgYWFo6GxsSpAgCgOCUT</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>OBJECT-ORIENTED NETWORK-ON-CHIP MODELING</title><source>esp@cenet</source><creator>HSU YAR-SUN ; CHANG CHI-FU</creator><creatorcontrib>HSU YAR-SUN ; CHANG CHI-FU</creatorcontrib><description>Network-on-Chip (NoC) is an oncoming solution to the communication bottleneck of System-on-Chip (SoC). For a good design, it runs a simulation verification before the design is realized. The key factors to the accuracy and simulation speed of a simulator depend on how the simulator abstracts the NoC design. The present invention provides an object-oriented NoC modeling, which divides the NoC design space into many design blocks and models them into many abstraction levels. The present invention defines these models carefully to obtain good hardware accuracy. The present invention also provides an object implementation library of different abstraction levels. Thereby, the present invention can reduce the coding time via selecting required components from the object implementation library, inheriting them with some modifications or using them directly. The present invention extends the design exploration space of NoC, preserves good hardware characteristics, and significantly reduces coding effort of a new NoC design.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20110804&amp;DB=EPODOC&amp;CC=US&amp;NR=2011191088A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25544,76292</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20110804&amp;DB=EPODOC&amp;CC=US&amp;NR=2011191088A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HSU YAR-SUN</creatorcontrib><creatorcontrib>CHANG CHI-FU</creatorcontrib><title>OBJECT-ORIENTED NETWORK-ON-CHIP MODELING</title><description>Network-on-Chip (NoC) is an oncoming solution to the communication bottleneck of System-on-Chip (SoC). For a good design, it runs a simulation verification before the design is realized. The key factors to the accuracy and simulation speed of a simulator depend on how the simulator abstracts the NoC design. The present invention provides an object-oriented NoC modeling, which divides the NoC design space into many design blocks and models them into many abstraction levels. The present invention defines these models carefully to obtain good hardware accuracy. The present invention also provides an object implementation library of different abstraction levels. Thereby, the present invention can reduce the coding time via selecting required components from the object implementation library, inheriting them with some modifications or using them directly. The present invention extends the design exploration space of NoC, preserves good hardware characteristics, and significantly reduces coding effort of a new NoC design.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZNDwd_JydQ7R9Q_ydPULcXVR8HMNCfcP8tb199N19vAMUPD1d3H18fRz52FgTUvMKU7lhdLcDMpuriHOHrqpBfnxqcUFicmpeakl8aHBRgaGhoaWhgYWFo6GxsSpAgCgOCUT</recordid><startdate>20110804</startdate><enddate>20110804</enddate><creator>HSU YAR-SUN</creator><creator>CHANG CHI-FU</creator><scope>EVB</scope></search><sort><creationdate>20110804</creationdate><title>OBJECT-ORIENTED NETWORK-ON-CHIP MODELING</title><author>HSU YAR-SUN ; CHANG CHI-FU</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2011191088A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>HSU YAR-SUN</creatorcontrib><creatorcontrib>CHANG CHI-FU</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HSU YAR-SUN</au><au>CHANG CHI-FU</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>OBJECT-ORIENTED NETWORK-ON-CHIP MODELING</title><date>2011-08-04</date><risdate>2011</risdate><abstract>Network-on-Chip (NoC) is an oncoming solution to the communication bottleneck of System-on-Chip (SoC). For a good design, it runs a simulation verification before the design is realized. The key factors to the accuracy and simulation speed of a simulator depend on how the simulator abstracts the NoC design. The present invention provides an object-oriented NoC modeling, which divides the NoC design space into many design blocks and models them into many abstraction levels. The present invention defines these models carefully to obtain good hardware accuracy. The present invention also provides an object implementation library of different abstraction levels. Thereby, the present invention can reduce the coding time via selecting required components from the object implementation library, inheriting them with some modifications or using them directly. The present invention extends the design exploration space of NoC, preserves good hardware characteristics, and significantly reduces coding effort of a new NoC design.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2011191088A1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title OBJECT-ORIENTED NETWORK-ON-CHIP MODELING
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T09%3A34%3A35IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HSU%20YAR-SUN&rft.date=2011-08-04&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2011191088A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true