Enhanced Gated Diode Memory Cells
A memory cell for use in an integrated circuit comprises a read transistor and a gated diode. The read transistor has a source terminal. The gated diode has a gate terminal in signal communication with the read transistor. A variable source voltage acts on the source terminal of the read transistor...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | DENNARD ROBERT HEATH LUK WING KIN |
description | A memory cell for use in an integrated circuit comprises a read transistor and a gated diode. The read transistor has a source terminal. The gated diode has a gate terminal in signal communication with the read transistor. A variable source voltage acts on the source terminal of the read transistor when the memory cell is in operation. The variable source voltage is temporarily altered when the memory cell is read. For example, the source voltage may be reduced when the read transistor is implemented using an N-type transistor and increased when the read transistor is implemented using P-type transistor. This acts to impart the memory cell with faster read speed, higher read margin, and lower standby current. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2009046503A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2009046503A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2009046503A13</originalsourceid><addsrcrecordid>eNrjZFB0zctIzEtOTVFwTywBki6Z-SmpCr6puflFlQrOqTk5xTwMrGmJOcWpvFCam0HZzTXE2UM3tSA_PrW4IDE5NS-1JD402MjAwNLAxMzUwNjR0Jg4VQDAxyXC</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Enhanced Gated Diode Memory Cells</title><source>esp@cenet</source><creator>DENNARD ROBERT HEATH ; LUK WING KIN</creator><creatorcontrib>DENNARD ROBERT HEATH ; LUK WING KIN</creatorcontrib><description>A memory cell for use in an integrated circuit comprises a read transistor and a gated diode. The read transistor has a source terminal. The gated diode has a gate terminal in signal communication with the read transistor. A variable source voltage acts on the source terminal of the read transistor when the memory cell is in operation. The variable source voltage is temporarily altered when the memory cell is read. For example, the source voltage may be reduced when the read transistor is implemented using an N-type transistor and increased when the read transistor is implemented using P-type transistor. This acts to impart the memory cell with faster read speed, higher read margin, and lower standby current.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; INFORMATION STORAGE ; PHYSICS ; SEMICONDUCTOR DEVICES ; STATIC STORES</subject><creationdate>2009</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20090219&DB=EPODOC&CC=US&NR=2009046503A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20090219&DB=EPODOC&CC=US&NR=2009046503A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>DENNARD ROBERT HEATH</creatorcontrib><creatorcontrib>LUK WING KIN</creatorcontrib><title>Enhanced Gated Diode Memory Cells</title><description>A memory cell for use in an integrated circuit comprises a read transistor and a gated diode. The read transistor has a source terminal. The gated diode has a gate terminal in signal communication with the read transistor. A variable source voltage acts on the source terminal of the read transistor when the memory cell is in operation. The variable source voltage is temporarily altered when the memory cell is read. For example, the source voltage may be reduced when the read transistor is implemented using an N-type transistor and increased when the read transistor is implemented using P-type transistor. This acts to impart the memory cell with faster read speed, higher read margin, and lower standby current.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>SEMICONDUCTOR DEVICES</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2009</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZFB0zctIzEtOTVFwTywBki6Z-SmpCr6puflFlQrOqTk5xTwMrGmJOcWpvFCam0HZzTXE2UM3tSA_PrW4IDE5NS-1JD402MjAwNLAxMzUwNjR0Jg4VQDAxyXC</recordid><startdate>20090219</startdate><enddate>20090219</enddate><creator>DENNARD ROBERT HEATH</creator><creator>LUK WING KIN</creator><scope>EVB</scope></search><sort><creationdate>20090219</creationdate><title>Enhanced Gated Diode Memory Cells</title><author>DENNARD ROBERT HEATH ; LUK WING KIN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2009046503A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2009</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>SEMICONDUCTOR DEVICES</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>DENNARD ROBERT HEATH</creatorcontrib><creatorcontrib>LUK WING KIN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>DENNARD ROBERT HEATH</au><au>LUK WING KIN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Enhanced Gated Diode Memory Cells</title><date>2009-02-19</date><risdate>2009</risdate><abstract>A memory cell for use in an integrated circuit comprises a read transistor and a gated diode. The read transistor has a source terminal. The gated diode has a gate terminal in signal communication with the read transistor. A variable source voltage acts on the source terminal of the read transistor when the memory cell is in operation. The variable source voltage is temporarily altered when the memory cell is read. For example, the source voltage may be reduced when the read transistor is implemented using an N-type transistor and increased when the read transistor is implemented using P-type transistor. This acts to impart the memory cell with faster read speed, higher read margin, and lower standby current.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2009046503A1 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY INFORMATION STORAGE PHYSICS SEMICONDUCTOR DEVICES STATIC STORES |
title | Enhanced Gated Diode Memory Cells |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-29T05%3A31%3A58IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=DENNARD%20ROBERT%20HEATH&rft.date=2009-02-19&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2009046503A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |