System and method for testing circuits and programming integrated circuit devices

An improved system and method for increasing system throughput and data capacity in a circuit tester capable of programming and/or testing in-circuit integrated circuit devices are disclosed. A data accelerator for use in a test vector sequencer can be realized with a data translator, a plurality of...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: WILLIAMSON EDDIE L, WIBLE KEVIN LEE, ROZUM STEPHEN P
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator WILLIAMSON EDDIE L
WIBLE KEVIN LEE
ROZUM STEPHEN P
description An improved system and method for increasing system throughput and data capacity in a circuit tester capable of programming and/or testing in-circuit integrated circuit devices are disclosed. A data accelerator for use in a test vector sequencer can be realized with a data translator, a plurality of sequence memory devices, and a switch. In preferred embodiments, the data translator and the switch are configured via a single control signal responsive to an indication that a first sequence memory device is prepared to receive a data segment and that a second sequence memory device is prepared to transfer a previously stored data segment. A method for increasing throughput in a circuit tester can be realized as follows: segmenting a test application; acquiring a first application segment in a first storage device; configuring a test sequencer to forward the first application segment and to simultaneously acquire a subsequent application segment in a second sequence memory device; detecting a condition responsive to the completion of the segment acquisition and forwarding tasks; reconfiguring the test sequencer to switch the roles of the first and second sequence memory devices; and repeating the configuring and detecting steps until all application segments have been processed.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2003084388A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2003084388A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2003084388A13</originalsourceid><addsrcrecordid>eNqNirsKAjEUBdNYiPoPF6yFaCy2FVFsZbVeQnJ2DZgHuVfBv_eB9lbDMDNWx_bBgkg2eYqQS_bU50oClpAGcqG6WxD-9FLzUG2M7xCS4CUC_3vI4x4ceKpGvb0yZl9O1Hy_O20PC5TcgYt1SJDu3K60NrpZm6bZLM1_1xPxwzkr</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>System and method for testing circuits and programming integrated circuit devices</title><source>esp@cenet</source><creator>WILLIAMSON EDDIE L ; WIBLE KEVIN LEE ; ROZUM STEPHEN P</creator><creatorcontrib>WILLIAMSON EDDIE L ; WIBLE KEVIN LEE ; ROZUM STEPHEN P</creatorcontrib><description>An improved system and method for increasing system throughput and data capacity in a circuit tester capable of programming and/or testing in-circuit integrated circuit devices are disclosed. A data accelerator for use in a test vector sequencer can be realized with a data translator, a plurality of sequence memory devices, and a switch. In preferred embodiments, the data translator and the switch are configured via a single control signal responsive to an indication that a first sequence memory device is prepared to receive a data segment and that a second sequence memory device is prepared to transfer a previously stored data segment. A method for increasing throughput in a circuit tester can be realized as follows: segmenting a test application; acquiring a first application segment in a first storage device; configuring a test sequencer to forward the first application segment and to simultaneously acquire a subsequent application segment in a second sequence memory device; detecting a condition responsive to the completion of the segment acquisition and forwarding tasks; reconfiguring the test sequencer to switch the roles of the first and second sequence memory devices; and repeating the configuring and detecting steps until all application segments have been processed.</description><edition>7</edition><language>eng</language><subject>MEASURING ; MEASURING ELECTRIC VARIABLES ; MEASURING MAGNETIC VARIABLES ; PHYSICS ; TESTING</subject><creationdate>2003</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20030501&amp;DB=EPODOC&amp;CC=US&amp;NR=2003084388A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20030501&amp;DB=EPODOC&amp;CC=US&amp;NR=2003084388A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>WILLIAMSON EDDIE L</creatorcontrib><creatorcontrib>WIBLE KEVIN LEE</creatorcontrib><creatorcontrib>ROZUM STEPHEN P</creatorcontrib><title>System and method for testing circuits and programming integrated circuit devices</title><description>An improved system and method for increasing system throughput and data capacity in a circuit tester capable of programming and/or testing in-circuit integrated circuit devices are disclosed. A data accelerator for use in a test vector sequencer can be realized with a data translator, a plurality of sequence memory devices, and a switch. In preferred embodiments, the data translator and the switch are configured via a single control signal responsive to an indication that a first sequence memory device is prepared to receive a data segment and that a second sequence memory device is prepared to transfer a previously stored data segment. A method for increasing throughput in a circuit tester can be realized as follows: segmenting a test application; acquiring a first application segment in a first storage device; configuring a test sequencer to forward the first application segment and to simultaneously acquire a subsequent application segment in a second sequence memory device; detecting a condition responsive to the completion of the segment acquisition and forwarding tasks; reconfiguring the test sequencer to switch the roles of the first and second sequence memory devices; and repeating the configuring and detecting steps until all application segments have been processed.</description><subject>MEASURING</subject><subject>MEASURING ELECTRIC VARIABLES</subject><subject>MEASURING MAGNETIC VARIABLES</subject><subject>PHYSICS</subject><subject>TESTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2003</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNirsKAjEUBdNYiPoPF6yFaCy2FVFsZbVeQnJ2DZgHuVfBv_eB9lbDMDNWx_bBgkg2eYqQS_bU50oClpAGcqG6WxD-9FLzUG2M7xCS4CUC_3vI4x4ceKpGvb0yZl9O1Hy_O20PC5TcgYt1SJDu3K60NrpZm6bZLM1_1xPxwzkr</recordid><startdate>20030501</startdate><enddate>20030501</enddate><creator>WILLIAMSON EDDIE L</creator><creator>WIBLE KEVIN LEE</creator><creator>ROZUM STEPHEN P</creator><scope>EVB</scope></search><sort><creationdate>20030501</creationdate><title>System and method for testing circuits and programming integrated circuit devices</title><author>WILLIAMSON EDDIE L ; WIBLE KEVIN LEE ; ROZUM STEPHEN P</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2003084388A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2003</creationdate><topic>MEASURING</topic><topic>MEASURING ELECTRIC VARIABLES</topic><topic>MEASURING MAGNETIC VARIABLES</topic><topic>PHYSICS</topic><topic>TESTING</topic><toplevel>online_resources</toplevel><creatorcontrib>WILLIAMSON EDDIE L</creatorcontrib><creatorcontrib>WIBLE KEVIN LEE</creatorcontrib><creatorcontrib>ROZUM STEPHEN P</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>WILLIAMSON EDDIE L</au><au>WIBLE KEVIN LEE</au><au>ROZUM STEPHEN P</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>System and method for testing circuits and programming integrated circuit devices</title><date>2003-05-01</date><risdate>2003</risdate><abstract>An improved system and method for increasing system throughput and data capacity in a circuit tester capable of programming and/or testing in-circuit integrated circuit devices are disclosed. A data accelerator for use in a test vector sequencer can be realized with a data translator, a plurality of sequence memory devices, and a switch. In preferred embodiments, the data translator and the switch are configured via a single control signal responsive to an indication that a first sequence memory device is prepared to receive a data segment and that a second sequence memory device is prepared to transfer a previously stored data segment. A method for increasing throughput in a circuit tester can be realized as follows: segmenting a test application; acquiring a first application segment in a first storage device; configuring a test sequencer to forward the first application segment and to simultaneously acquire a subsequent application segment in a second sequence memory device; detecting a condition responsive to the completion of the segment acquisition and forwarding tasks; reconfiguring the test sequencer to switch the roles of the first and second sequence memory devices; and repeating the configuring and detecting steps until all application segments have been processed.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2003084388A1
source esp@cenet
subjects MEASURING
MEASURING ELECTRIC VARIABLES
MEASURING MAGNETIC VARIABLES
PHYSICS
TESTING
title System and method for testing circuits and programming integrated circuit devices
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-05T09%3A41%3A16IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=WILLIAMSON%20EDDIE%20L&rft.date=2003-05-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2003084388A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true