METHOD OF MAKING AN INTEGRATED CIRCUIT DEVICE HAVING A PLANAR INTERLEVEL DIELECTRIC LAYER
A method of making an integrated circuit includes depositing a conductive layer, having conductive lines with gaps therebetween, adjacent a semiconductor substrate. A fluoro-silicate glass (FSG) layer is deposited by high-density plasma chemical vapor deposition (HDP-CVD), over the patterned conduct...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A method of making an integrated circuit includes depositing a conductive layer, having conductive lines with gaps therebetween, adjacent a semiconductor substrate. A fluoro-silicate glass (FSG) layer is deposited by high-density plasma chemical vapor deposition (HDP-CVD), over the patterned conductive layer and to fill the gaps between conductive lines. The method further includes chemically mechanically polishing the FSG layer and depositing an undoped oxide layer on the FSG layer. Peaks of the FSG layer which correspond to the widths of the conductive metal lines are reduced by the CMP step. Thus, a subsequent conductive layer is substantially protected from exposure to fluorine from the FSG layer. |
---|