Semiconductor layout context around a point of interest

Systems and methods for analyzing a semiconductor layout design around a point of interest (POI) are disclosed. Semiconductor layout designs are a representation of an integrated circuit in terms of planar geometric shapes which make up the components of the integrated circuit, and are used to manuf...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Selim, Mohamed Alimam Mohamed, Abercrombie, David A, Hamed, Ahmed Hamed Fathi, Hegazy, Hazem, Bahnas, Mohamed
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Selim, Mohamed Alimam Mohamed
Abercrombie, David A
Hamed, Ahmed Hamed Fathi
Hegazy, Hazem
Bahnas, Mohamed
description Systems and methods for analyzing a semiconductor layout design around a point of interest (POI) are disclosed. Semiconductor layout designs are a representation of an integrated circuit in terms of planar geometric shapes which make up the components of the integrated circuit, and are used to manufacture the integrated circuit. The layout design may be analyzed using one or more POI-based approaches to determine whether to modify the layout design. In one POI-based approach, set of kernels, tailored to the downstream application, are convolved with a representation of the layout design about or around the POI in order to generate a signature associated with the POI. In turn, the signatures may be analyzed based on the downstream application. Another POI-based approach consists of analyzing geometrical parameters associated with the POI, which may be used during a design stage to identify and modify problem areas in the layout design.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US12032892B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US12032892B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US12032892B23</originalsourceid><addsrcrecordid>eNrjZDAPTs3NTM7PSylNLskvUshJrMwvLVEACpSkVpQoJBbll-alKCQqFORn5pUo5KcpAKnUotTiEh4G1rTEnOJUXijNzaDo5hri7KGbWpAfn1pckJicmpdaEh8abGhkYGxkYWnkZGRMjBoAELsugQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor layout context around a point of interest</title><source>esp@cenet</source><creator>Selim, Mohamed Alimam Mohamed ; Abercrombie, David A ; Hamed, Ahmed Hamed Fathi ; Hegazy, Hazem ; Bahnas, Mohamed</creator><creatorcontrib>Selim, Mohamed Alimam Mohamed ; Abercrombie, David A ; Hamed, Ahmed Hamed Fathi ; Hegazy, Hazem ; Bahnas, Mohamed</creatorcontrib><description>Systems and methods for analyzing a semiconductor layout design around a point of interest (POI) are disclosed. Semiconductor layout designs are a representation of an integrated circuit in terms of planar geometric shapes which make up the components of the integrated circuit, and are used to manufacture the integrated circuit. The layout design may be analyzed using one or more POI-based approaches to determine whether to modify the layout design. In one POI-based approach, set of kernels, tailored to the downstream application, are convolved with a representation of the layout design about or around the POI in order to generate a signature associated with the POI. In turn, the signatures may be analyzed based on the downstream application. Another POI-based approach consists of analyzing geometrical parameters associated with the POI, which may be used during a design stage to identify and modify problem areas in the layout design.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240709&amp;DB=EPODOC&amp;CC=US&amp;NR=12032892B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240709&amp;DB=EPODOC&amp;CC=US&amp;NR=12032892B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Selim, Mohamed Alimam Mohamed</creatorcontrib><creatorcontrib>Abercrombie, David A</creatorcontrib><creatorcontrib>Hamed, Ahmed Hamed Fathi</creatorcontrib><creatorcontrib>Hegazy, Hazem</creatorcontrib><creatorcontrib>Bahnas, Mohamed</creatorcontrib><title>Semiconductor layout context around a point of interest</title><description>Systems and methods for analyzing a semiconductor layout design around a point of interest (POI) are disclosed. Semiconductor layout designs are a representation of an integrated circuit in terms of planar geometric shapes which make up the components of the integrated circuit, and are used to manufacture the integrated circuit. The layout design may be analyzed using one or more POI-based approaches to determine whether to modify the layout design. In one POI-based approach, set of kernels, tailored to the downstream application, are convolved with a representation of the layout design about or around the POI in order to generate a signature associated with the POI. In turn, the signatures may be analyzed based on the downstream application. Another POI-based approach consists of analyzing geometrical parameters associated with the POI, which may be used during a design stage to identify and modify problem areas in the layout design.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDAPTs3NTM7PSylNLskvUshJrMwvLVEACpSkVpQoJBbll-alKCQqFORn5pUo5KcpAKnUotTiEh4G1rTEnOJUXijNzaDo5hri7KGbWpAfn1pckJicmpdaEh8abGhkYGxkYWnkZGRMjBoAELsugQ</recordid><startdate>20240709</startdate><enddate>20240709</enddate><creator>Selim, Mohamed Alimam Mohamed</creator><creator>Abercrombie, David A</creator><creator>Hamed, Ahmed Hamed Fathi</creator><creator>Hegazy, Hazem</creator><creator>Bahnas, Mohamed</creator><scope>EVB</scope></search><sort><creationdate>20240709</creationdate><title>Semiconductor layout context around a point of interest</title><author>Selim, Mohamed Alimam Mohamed ; Abercrombie, David A ; Hamed, Ahmed Hamed Fathi ; Hegazy, Hazem ; Bahnas, Mohamed</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US12032892B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2024</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Selim, Mohamed Alimam Mohamed</creatorcontrib><creatorcontrib>Abercrombie, David A</creatorcontrib><creatorcontrib>Hamed, Ahmed Hamed Fathi</creatorcontrib><creatorcontrib>Hegazy, Hazem</creatorcontrib><creatorcontrib>Bahnas, Mohamed</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Selim, Mohamed Alimam Mohamed</au><au>Abercrombie, David A</au><au>Hamed, Ahmed Hamed Fathi</au><au>Hegazy, Hazem</au><au>Bahnas, Mohamed</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor layout context around a point of interest</title><date>2024-07-09</date><risdate>2024</risdate><abstract>Systems and methods for analyzing a semiconductor layout design around a point of interest (POI) are disclosed. Semiconductor layout designs are a representation of an integrated circuit in terms of planar geometric shapes which make up the components of the integrated circuit, and are used to manufacture the integrated circuit. The layout design may be analyzed using one or more POI-based approaches to determine whether to modify the layout design. In one POI-based approach, set of kernels, tailored to the downstream application, are convolved with a representation of the layout design about or around the POI in order to generate a signature associated with the POI. In turn, the signatures may be analyzed based on the downstream application. Another POI-based approach consists of analyzing geometrical parameters associated with the POI, which may be used during a design stage to identify and modify problem areas in the layout design.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US12032892B2
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Semiconductor layout context around a point of interest
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-21T17%3A35%3A49IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Selim,%20Mohamed%20Alimam%20Mohamed&rft.date=2024-07-09&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS12032892B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true