Coherent transceiver architecture

A coherent receiver comprises an ingress signal path having an ingress line-side interface, and an ingress host-side interface. The ingress signal path is configured to receive an analog signal vector at the ingress line-side interface, to demodulate the analog signal vector, and to output a digital...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Carrer, Hugo Santiago, Agazzi, Oscar Ernesto, Morero, Damian Alfonso, Voois, Paul, Taddei, Alfredo Javier, Crivelli, Diego Ernesto, Finochietto, Jorge Manuel, Bruni, Mauro Marcelo, Swenson, Norman L, Paredes, Federico Nicolas, Schnidrig, Matias German, Serrano, Elvio Adrian, Schwoykoski, Alejandro Javier, Hueda, Mario Rafael, Del Barco, Martin Ignacio, Ramos, Facundo Abel Alcides, Ferster, María Laura, Quiroga, Pablo Gustavo, Lopez, Ramiro Rogelio, Gutnik, Vadim, Morales, Adrián Ulises, Asinari, Martin Carlos, Arenas, Roman Antonio
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A coherent receiver comprises an ingress signal path having an ingress line-side interface, and an ingress host-side interface. The ingress signal path is configured to receive an analog signal vector at the ingress line-side interface, to demodulate the analog signal vector, and to output a digital data signal Fat the ingress host-side interface. The coherent receiver also comprises clock and timing circuitry configured to receive a single reference clock signal and to provide a plurality of modified ingress path clock signals to different components of the ingress signal path, the plurality of modified ingress path clock signals derived from the single reference clock signal and the plurality of modified ingress path clock signals having different clock rates. The receiver, transmitter, or transceiver can operate in a plurality of programmable operating modes to accommodate different modulation/de-modulation schemes, error correction code schemes, framing/mapping protocols, or other programmable features.