Semiconductor integrated circuit

The scale of a function selector circuit is reduced by providing a controller which can change both the rise and fall characteristics of a signal waveform outputted from an output buffer (43) and the logic threshold value in an input buffer (40, 41) in accordance with the logic level of a common nod...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: KIJIMA, TAKEHIKO, SAITO, YOSHIKAZU, KITAI, NAOKI, OSADA, KENICHI
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator KIJIMA, TAKEHIKO
SAITO, YOSHIKAZU
KITAI, NAOKI
OSADA, KENICHI
description The scale of a function selector circuit is reduced by providing a controller which can change both the rise and fall characteristics of a signal waveform outputted from an output buffer (43) and the logic threshold value in an input buffer (40, 41) in accordance with the logic level of a common node signal fed optionally, so that both the rise and fall characteristics of a signal waveform outputted from an output buffer (43) and the logic threshold value in an input buffer can be changed, thereby the scale of the functional selection circuit can be reduced. A coupling circuit includes a first transistor of depletion type to lower the voltage level of a signal inputted to a second circuit, so as to prevent a potential with reverse polarity to the one conducting the channel between the gate and drain of the transistor, and thereby reduce the undesired current flowing through a transistor and exhibiting the GIDL characteristics. The layout of an output circuit is optimized by coupling the output buffer and the output driver through signal lines which are formed by using an upper layer where a memory cell array is formed.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW594973BB</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW594973BB</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW594973BB3</originalsourceid><addsrcrecordid>eNrjZFAITs3NTM7PSylNLskvUsjMK0lNL0osSU1RSM4sSi7NLOFhYE1LzClO5YXS3Azybq4hzh66qQX58anFBYnJqXmpJfEh4aaWJpbmxk5OxoRVAAADjyVg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor integrated circuit</title><source>esp@cenet</source><creator>KIJIMA, TAKEHIKO ; SAITO, YOSHIKAZU ; KITAI, NAOKI ; OSADA, KENICHI</creator><creatorcontrib>KIJIMA, TAKEHIKO ; SAITO, YOSHIKAZU ; KITAI, NAOKI ; OSADA, KENICHI</creatorcontrib><description>The scale of a function selector circuit is reduced by providing a controller which can change both the rise and fall characteristics of a signal waveform outputted from an output buffer (43) and the logic threshold value in an input buffer (40, 41) in accordance with the logic level of a common node signal fed optionally, so that both the rise and fall characteristics of a signal waveform outputted from an output buffer (43) and the logic threshold value in an input buffer can be changed, thereby the scale of the functional selection circuit can be reduced. A coupling circuit includes a first transistor of depletion type to lower the voltage level of a signal inputted to a second circuit, so as to prevent a potential with reverse polarity to the one conducting the channel between the gate and drain of the transistor, and thereby reduce the undesired current flowing through a transistor and exhibiting the GIDL characteristics. The layout of an output circuit is optimized by coupling the output buffer and the output driver through signal lines which are formed by using an upper layer where a memory cell array is formed.</description><edition>7</edition><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2004</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20040621&amp;DB=EPODOC&amp;CC=TW&amp;NR=594973B$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20040621&amp;DB=EPODOC&amp;CC=TW&amp;NR=594973B$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KIJIMA, TAKEHIKO</creatorcontrib><creatorcontrib>SAITO, YOSHIKAZU</creatorcontrib><creatorcontrib>KITAI, NAOKI</creatorcontrib><creatorcontrib>OSADA, KENICHI</creatorcontrib><title>Semiconductor integrated circuit</title><description>The scale of a function selector circuit is reduced by providing a controller which can change both the rise and fall characteristics of a signal waveform outputted from an output buffer (43) and the logic threshold value in an input buffer (40, 41) in accordance with the logic level of a common node signal fed optionally, so that both the rise and fall characteristics of a signal waveform outputted from an output buffer (43) and the logic threshold value in an input buffer can be changed, thereby the scale of the functional selection circuit can be reduced. A coupling circuit includes a first transistor of depletion type to lower the voltage level of a signal inputted to a second circuit, so as to prevent a potential with reverse polarity to the one conducting the channel between the gate and drain of the transistor, and thereby reduce the undesired current flowing through a transistor and exhibiting the GIDL characteristics. The layout of an output circuit is optimized by coupling the output buffer and the output driver through signal lines which are formed by using an upper layer where a memory cell array is formed.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2004</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZFAITs3NTM7PSylNLskvUsjMK0lNL0osSU1RSM4sSi7NLOFhYE1LzClO5YXS3Azybq4hzh66qQX58anFBYnJqXmpJfEh4aaWJpbmxk5OxoRVAAADjyVg</recordid><startdate>20040621</startdate><enddate>20040621</enddate><creator>KIJIMA, TAKEHIKO</creator><creator>SAITO, YOSHIKAZU</creator><creator>KITAI, NAOKI</creator><creator>OSADA, KENICHI</creator><scope>EVB</scope></search><sort><creationdate>20040621</creationdate><title>Semiconductor integrated circuit</title><author>KIJIMA, TAKEHIKO ; SAITO, YOSHIKAZU ; KITAI, NAOKI ; OSADA, KENICHI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW594973BB3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2004</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>KIJIMA, TAKEHIKO</creatorcontrib><creatorcontrib>SAITO, YOSHIKAZU</creatorcontrib><creatorcontrib>KITAI, NAOKI</creatorcontrib><creatorcontrib>OSADA, KENICHI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KIJIMA, TAKEHIKO</au><au>SAITO, YOSHIKAZU</au><au>KITAI, NAOKI</au><au>OSADA, KENICHI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor integrated circuit</title><date>2004-06-21</date><risdate>2004</risdate><abstract>The scale of a function selector circuit is reduced by providing a controller which can change both the rise and fall characteristics of a signal waveform outputted from an output buffer (43) and the logic threshold value in an input buffer (40, 41) in accordance with the logic level of a common node signal fed optionally, so that both the rise and fall characteristics of a signal waveform outputted from an output buffer (43) and the logic threshold value in an input buffer can be changed, thereby the scale of the functional selection circuit can be reduced. A coupling circuit includes a first transistor of depletion type to lower the voltage level of a signal inputted to a second circuit, so as to prevent a potential with reverse polarity to the one conducting the channel between the gate and drain of the transistor, and thereby reduce the undesired current flowing through a transistor and exhibiting the GIDL characteristics. The layout of an output circuit is optimized by coupling the output buffer and the output driver through signal lines which are formed by using an upper layer where a memory cell array is formed.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_TW594973BB
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Semiconductor integrated circuit
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-23T21%3A43%3A05IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KIJIMA,%20TAKEHIKO&rft.date=2004-06-21&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW594973BB%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true