Phase lock loop circuit

The present invention is related to PLL (phase lock loop) circuit, which has phase comparator 20, complete integration loop filter 21, VCO14, and loop counter 22, and is provided with a prediction window circuit 23 that outputs an HWIN (prediction window signal) for predicting the generation positio...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: NISHIMURA, EIZOU, NAKAJIMA, MASAMICHI
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator NISHIMURA, EIZOU
NAKAJIMA, MASAMICHI
description The present invention is related to PLL (phase lock loop) circuit, which has phase comparator 20, complete integration loop filter 21, VCO14, and loop counter 22, and is provided with a prediction window circuit 23 that outputs an HWIN (prediction window signal) for predicting the generation position of an REF and an absence compensating circuit 24, which outputs a d.REFX (the first correction signal) for correcting the absence and a d.VARX (the second correction signal) for canceling the phase difference between a VAR (comparison signal) and the d.REFX. The phase comparator 20 outputs signals Ph1 and Ph2 corresponding to the phase difference between the VAR and d.REFX and signals Ph1 and Ph2, which correspond to the phase difference between the d.REFX and d.VARX when REF is absent. By performing proper absence compensation when an REF is absent, a stable CLK (clock) is generated even VCO 14 (voltage-controlled oscillator), which has a very wide frequency variation range, is used. In addition, gate control signal Gc, which generates and makes the phase of VAR exceed one clock, is disposed. A triple-state buffer, which outputs triple-state signal based on the phase difference of REF and VAR, and is controlled to stay at an activated state according to the signal Gc, is disposed at the phase comparator. Under the condition that phase difference of REF and VAR is in the vicinity of zero, a stable clock is generated as VCO 14 having a very wide frequency variation range is used.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW538597BB</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW538597BB</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW538597BB3</originalsourceid><addsrcrecordid>eNrjZBAPyEgsTlXIyU_OBhL5BQrJmUXJpZklPAysaYk5xam8UJqbQd7NNcTZQze1ID8-tbggMTk1L7UkPiTc1NjC1NLcycmYsAoAOzEhRQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Phase lock loop circuit</title><source>esp@cenet</source><creator>NISHIMURA, EIZOU ; NAKAJIMA, MASAMICHI</creator><creatorcontrib>NISHIMURA, EIZOU ; NAKAJIMA, MASAMICHI</creatorcontrib><description>The present invention is related to PLL (phase lock loop) circuit, which has phase comparator 20, complete integration loop filter 21, VCO14, and loop counter 22, and is provided with a prediction window circuit 23 that outputs an HWIN (prediction window signal) for predicting the generation position of an REF and an absence compensating circuit 24, which outputs a d.REFX (the first correction signal) for correcting the absence and a d.VARX (the second correction signal) for canceling the phase difference between a VAR (comparison signal) and the d.REFX. The phase comparator 20 outputs signals Ph1 and Ph2 corresponding to the phase difference between the VAR and d.REFX and signals Ph1 and Ph2, which correspond to the phase difference between the d.REFX and d.VARX when REF is absent. By performing proper absence compensation when an REF is absent, a stable CLK (clock) is generated even VCO 14 (voltage-controlled oscillator), which has a very wide frequency variation range, is used. In addition, gate control signal Gc, which generates and makes the phase of VAR exceed one clock, is disposed. A triple-state buffer, which outputs triple-state signal based on the phase difference of REF and VAR, and is controlled to stay at an activated state according to the signal Gc, is disposed at the phase comparator. Under the condition that phase difference of REF and VAR is in the vicinity of zero, a stable clock is generated as VCO 14 having a very wide frequency variation range is used.</description><edition>7</edition><language>eng</language><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES ; BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY</subject><creationdate>2003</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20030621&amp;DB=EPODOC&amp;CC=TW&amp;NR=538597B$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20030621&amp;DB=EPODOC&amp;CC=TW&amp;NR=538597B$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>NISHIMURA, EIZOU</creatorcontrib><creatorcontrib>NAKAJIMA, MASAMICHI</creatorcontrib><title>Phase lock loop circuit</title><description>The present invention is related to PLL (phase lock loop) circuit, which has phase comparator 20, complete integration loop filter 21, VCO14, and loop counter 22, and is provided with a prediction window circuit 23 that outputs an HWIN (prediction window signal) for predicting the generation position of an REF and an absence compensating circuit 24, which outputs a d.REFX (the first correction signal) for correcting the absence and a d.VARX (the second correction signal) for canceling the phase difference between a VAR (comparison signal) and the d.REFX. The phase comparator 20 outputs signals Ph1 and Ph2 corresponding to the phase difference between the VAR and d.REFX and signals Ph1 and Ph2, which correspond to the phase difference between the d.REFX and d.VARX when REF is absent. By performing proper absence compensation when an REF is absent, a stable CLK (clock) is generated even VCO 14 (voltage-controlled oscillator), which has a very wide frequency variation range, is used. In addition, gate control signal Gc, which generates and makes the phase of VAR exceed one clock, is disposed. A triple-state buffer, which outputs triple-state signal based on the phase difference of REF and VAR, and is controlled to stay at an activated state according to the signal Gc, is disposed at the phase comparator. Under the condition that phase difference of REF and VAR is in the vicinity of zero, a stable clock is generated as VCO 14 having a very wide frequency variation range is used.</description><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</subject><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2003</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZBAPyEgsTlXIyU_OBhL5BQrJmUXJpZklPAysaYk5xam8UJqbQd7NNcTZQze1ID8-tbggMTk1L7UkPiTc1NjC1NLcycmYsAoAOzEhRQ</recordid><startdate>20030621</startdate><enddate>20030621</enddate><creator>NISHIMURA, EIZOU</creator><creator>NAKAJIMA, MASAMICHI</creator><scope>EVB</scope></search><sort><creationdate>20030621</creationdate><title>Phase lock loop circuit</title><author>NISHIMURA, EIZOU ; NAKAJIMA, MASAMICHI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW538597BB3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2003</creationdate><topic>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</topic><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><toplevel>online_resources</toplevel><creatorcontrib>NISHIMURA, EIZOU</creatorcontrib><creatorcontrib>NAKAJIMA, MASAMICHI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>NISHIMURA, EIZOU</au><au>NAKAJIMA, MASAMICHI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Phase lock loop circuit</title><date>2003-06-21</date><risdate>2003</risdate><abstract>The present invention is related to PLL (phase lock loop) circuit, which has phase comparator 20, complete integration loop filter 21, VCO14, and loop counter 22, and is provided with a prediction window circuit 23 that outputs an HWIN (prediction window signal) for predicting the generation position of an REF and an absence compensating circuit 24, which outputs a d.REFX (the first correction signal) for correcting the absence and a d.VARX (the second correction signal) for canceling the phase difference between a VAR (comparison signal) and the d.REFX. The phase comparator 20 outputs signals Ph1 and Ph2 corresponding to the phase difference between the VAR and d.REFX and signals Ph1 and Ph2, which correspond to the phase difference between the d.REFX and d.VARX when REF is absent. By performing proper absence compensation when an REF is absent, a stable CLK (clock) is generated even VCO 14 (voltage-controlled oscillator), which has a very wide frequency variation range, is used. In addition, gate control signal Gc, which generates and makes the phase of VAR exceed one clock, is disposed. A triple-state buffer, which outputs triple-state signal based on the phase difference of REF and VAR, and is controlled to stay at an activated state according to the signal Gc, is disposed at the phase comparator. Under the condition that phase difference of REF and VAR is in the vicinity of zero, a stable clock is generated as VCO 14 having a very wide frequency variation range is used.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_TW538597BB
source esp@cenet
subjects AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
BASIC ELECTRONIC CIRCUITRY
ELECTRICITY
title Phase lock loop circuit
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-30T15%3A55%3A37IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=NISHIMURA,%20EIZOU&rft.date=2003-06-21&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW538597BB%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true