Integrated circuit-arrangement to test transistors and semiconductor-wafer with such circuit-arrangement

Circuit-arrangements to test transistors (T11, ..., T36) are arranged in slit-frames between integrated circuits on a semiconductor-wafer. In order to increase the number of the testable transistors in a small area- consumption, the transistors (T11, ..., T36) are arranged in a matrix form in at lea...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: GUENTER, GERSTMEIER, VALENTIN, ROSSKOPF
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator GUENTER, GERSTMEIER
VALENTIN, ROSSKOPF
description Circuit-arrangements to test transistors (T11, ..., T36) are arranged in slit-frames between integrated circuits on a semiconductor-wafer. In order to increase the number of the testable transistors in a small area- consumption, the transistors (T11, ..., T36) are arranged in a matrix form in at least two rows. The drain-source paths of the transistors of the 1st row (T11, ..., T16) are connected between the terminal-pads (P11, ..., P6) and their gate-terminals are connected to a common terminal-pad (P1). The drain-source paths of the transistors (T21, ..., T26) of the 2nd row are connected on one hand to one of the terminal-pads (P11, ..., P6) and on the other hand together to the other terminal-pad (P4). Their gate-terminals are also connected to other terminal-pad (P2). The matrix-shaped arrangement of the transistors (T31, ..., T36) can be expanded with additional rows.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW501214BB</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW501214BB</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW501214BB3</originalsourceid><addsrcrecordid>eNqFjEsKwjAQQLNxIeoZnAsErJ8LVBTdF1yWIZk2AZuUmQm9vlm4FFw9eDze2oRnUhoZlTy4yK5EtciMaaSJkoJmUJLKqiSKZhbA5EFoii4nX1xVdsGBGJaoAaS48Ou0NasB30K7Lzdmf79114elOfckMzpKpH33uhyaY3Nu29P_4gPFMkEg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Integrated circuit-arrangement to test transistors and semiconductor-wafer with such circuit-arrangement</title><source>esp@cenet</source><creator>GUENTER, GERSTMEIER ; VALENTIN, ROSSKOPF</creator><creatorcontrib>GUENTER, GERSTMEIER ; VALENTIN, ROSSKOPF</creatorcontrib><description>Circuit-arrangements to test transistors (T11, ..., T36) are arranged in slit-frames between integrated circuits on a semiconductor-wafer. In order to increase the number of the testable transistors in a small area- consumption, the transistors (T11, ..., T36) are arranged in a matrix form in at least two rows. The drain-source paths of the transistors of the 1st row (T11, ..., T16) are connected between the terminal-pads (P11, ..., P6) and their gate-terminals are connected to a common terminal-pad (P1). The drain-source paths of the transistors (T21, ..., T26) of the 2nd row are connected on one hand to one of the terminal-pads (P11, ..., P6) and on the other hand together to the other terminal-pad (P4). Their gate-terminals are also connected to other terminal-pad (P2). The matrix-shaped arrangement of the transistors (T31, ..., T36) can be expanded with additional rows.</description><edition>7</edition><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; INFORMATION STORAGE ; PHYSICS ; SEMICONDUCTOR DEVICES ; STATIC STORES</subject><creationdate>2002</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20020901&amp;DB=EPODOC&amp;CC=TW&amp;NR=501214B$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20020901&amp;DB=EPODOC&amp;CC=TW&amp;NR=501214B$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>GUENTER, GERSTMEIER</creatorcontrib><creatorcontrib>VALENTIN, ROSSKOPF</creatorcontrib><title>Integrated circuit-arrangement to test transistors and semiconductor-wafer with such circuit-arrangement</title><description>Circuit-arrangements to test transistors (T11, ..., T36) are arranged in slit-frames between integrated circuits on a semiconductor-wafer. In order to increase the number of the testable transistors in a small area- consumption, the transistors (T11, ..., T36) are arranged in a matrix form in at least two rows. The drain-source paths of the transistors of the 1st row (T11, ..., T16) are connected between the terminal-pads (P11, ..., P6) and their gate-terminals are connected to a common terminal-pad (P1). The drain-source paths of the transistors (T21, ..., T26) of the 2nd row are connected on one hand to one of the terminal-pads (P11, ..., P6) and on the other hand together to the other terminal-pad (P4). Their gate-terminals are also connected to other terminal-pad (P2). The matrix-shaped arrangement of the transistors (T31, ..., T36) can be expanded with additional rows.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>SEMICONDUCTOR DEVICES</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2002</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqFjEsKwjAQQLNxIeoZnAsErJ8LVBTdF1yWIZk2AZuUmQm9vlm4FFw9eDze2oRnUhoZlTy4yK5EtciMaaSJkoJmUJLKqiSKZhbA5EFoii4nX1xVdsGBGJaoAaS48Ou0NasB30K7Lzdmf79114elOfckMzpKpH33uhyaY3Nu29P_4gPFMkEg</recordid><startdate>20020901</startdate><enddate>20020901</enddate><creator>GUENTER, GERSTMEIER</creator><creator>VALENTIN, ROSSKOPF</creator><scope>EVB</scope></search><sort><creationdate>20020901</creationdate><title>Integrated circuit-arrangement to test transistors and semiconductor-wafer with such circuit-arrangement</title><author>GUENTER, GERSTMEIER ; VALENTIN, ROSSKOPF</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW501214BB3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2002</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>SEMICONDUCTOR DEVICES</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>GUENTER, GERSTMEIER</creatorcontrib><creatorcontrib>VALENTIN, ROSSKOPF</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>GUENTER, GERSTMEIER</au><au>VALENTIN, ROSSKOPF</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Integrated circuit-arrangement to test transistors and semiconductor-wafer with such circuit-arrangement</title><date>2002-09-01</date><risdate>2002</risdate><abstract>Circuit-arrangements to test transistors (T11, ..., T36) are arranged in slit-frames between integrated circuits on a semiconductor-wafer. In order to increase the number of the testable transistors in a small area- consumption, the transistors (T11, ..., T36) are arranged in a matrix form in at least two rows. The drain-source paths of the transistors of the 1st row (T11, ..., T16) are connected between the terminal-pads (P11, ..., P6) and their gate-terminals are connected to a common terminal-pad (P1). The drain-source paths of the transistors (T21, ..., T26) of the 2nd row are connected on one hand to one of the terminal-pads (P11, ..., P6) and on the other hand together to the other terminal-pad (P4). Their gate-terminals are also connected to other terminal-pad (P2). The matrix-shaped arrangement of the transistors (T31, ..., T36) can be expanded with additional rows.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_TW501214BB
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
INFORMATION STORAGE
PHYSICS
SEMICONDUCTOR DEVICES
STATIC STORES
title Integrated circuit-arrangement to test transistors and semiconductor-wafer with such circuit-arrangement
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-13T00%3A12%3A18IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=GUENTER,%20GERSTMEIER&rft.date=2002-09-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW501214BB%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true