Semiconductor memory device having a dummy gate electrode arranged between the first gate electrode and the second gate electrode

A semiconductor memory device according to this invention includes: a substrate; a plurality of gate electrodes; a semiconductor layer facing the gate electrodes; a charge accumulation layer arranged between the gate electrodes and the semiconductor layer; a conductive layer connected to one end of...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: ISHIYAMA, YU, SUZUKI, SHINJI, SHIINO, YASUHIRO, NISHIKAWA, KOTA, SAKANIWA, MANABU
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator ISHIYAMA, YU
SUZUKI, SHINJI
SHIINO, YASUHIRO
NISHIKAWA, KOTA
SAKANIWA, MANABU
description A semiconductor memory device according to this invention includes: a substrate; a plurality of gate electrodes; a semiconductor layer facing the gate electrodes; a charge accumulation layer arranged between the gate electrodes and the semiconductor layer; a conductive layer connected to one end of the semiconductor layer; and a control circuit electrically connected to the gate electrodes and the conductive layer. The plurality of gate electrodes include: a first gate electrode; a second gate electrode farther away from the conductive layer than the first gate electrode; and a dummy gate electrode arranged between the first gate electrode and the second gate electrode. The control circuit is configured to be able to perform an erasing action. The erasing action includes: a first erasing voltage supply action for the conductive layer; a first programming action for the dummy gate electrode, performed after the first erasing voltage supply action; and a second erasing voltage supply operation performed after t
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW202309905A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW202309905A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW202309905A3</originalsourceid><addsrcrecordid>eNqNjbEKwjAURbs4iPoPzw8QSotDRymKuwXH8kxu20CTlOS10tE_F8VJF6cznANnmTwusEZ5p0clPpCF9WEmjckoUMeTcS0x6dHamVoWEHooCV6DOAR2LTTdIHfAkXSgxoQoP6XTbxnxOn3ZdbJouI_YfLhKtqdjVZ53GHyNOLCCg9TVNUuzPC2KdH_I_2merOVJ2Q</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor memory device having a dummy gate electrode arranged between the first gate electrode and the second gate electrode</title><source>esp@cenet</source><creator>ISHIYAMA, YU ; SUZUKI, SHINJI ; SHIINO, YASUHIRO ; NISHIKAWA, KOTA ; SAKANIWA, MANABU</creator><creatorcontrib>ISHIYAMA, YU ; SUZUKI, SHINJI ; SHIINO, YASUHIRO ; NISHIKAWA, KOTA ; SAKANIWA, MANABU</creatorcontrib><description>A semiconductor memory device according to this invention includes: a substrate; a plurality of gate electrodes; a semiconductor layer facing the gate electrodes; a charge accumulation layer arranged between the gate electrodes and the semiconductor layer; a conductive layer connected to one end of the semiconductor layer; and a control circuit electrically connected to the gate electrodes and the conductive layer. The plurality of gate electrodes include: a first gate electrode; a second gate electrode farther away from the conductive layer than the first gate electrode; and a dummy gate electrode arranged between the first gate electrode and the second gate electrode. The control circuit is configured to be able to perform an erasing action. The erasing action includes: a first erasing voltage supply action for the conductive layer; a first programming action for the dummy gate electrode, performed after the first erasing voltage supply action; and a second erasing voltage supply operation performed after t</description><language>chi ; eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230301&amp;DB=EPODOC&amp;CC=TW&amp;NR=202309905A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230301&amp;DB=EPODOC&amp;CC=TW&amp;NR=202309905A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ISHIYAMA, YU</creatorcontrib><creatorcontrib>SUZUKI, SHINJI</creatorcontrib><creatorcontrib>SHIINO, YASUHIRO</creatorcontrib><creatorcontrib>NISHIKAWA, KOTA</creatorcontrib><creatorcontrib>SAKANIWA, MANABU</creatorcontrib><title>Semiconductor memory device having a dummy gate electrode arranged between the first gate electrode and the second gate electrode</title><description>A semiconductor memory device according to this invention includes: a substrate; a plurality of gate electrodes; a semiconductor layer facing the gate electrodes; a charge accumulation layer arranged between the gate electrodes and the semiconductor layer; a conductive layer connected to one end of the semiconductor layer; and a control circuit electrically connected to the gate electrodes and the conductive layer. The plurality of gate electrodes include: a first gate electrode; a second gate electrode farther away from the conductive layer than the first gate electrode; and a dummy gate electrode arranged between the first gate electrode and the second gate electrode. The control circuit is configured to be able to perform an erasing action. The erasing action includes: a first erasing voltage supply action for the conductive layer; a first programming action for the dummy gate electrode, performed after the first erasing voltage supply action; and a second erasing voltage supply operation performed after t</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjbEKwjAURbs4iPoPzw8QSotDRymKuwXH8kxu20CTlOS10tE_F8VJF6cznANnmTwusEZ5p0clPpCF9WEmjckoUMeTcS0x6dHamVoWEHooCV6DOAR2LTTdIHfAkXSgxoQoP6XTbxnxOn3ZdbJouI_YfLhKtqdjVZ53GHyNOLCCg9TVNUuzPC2KdH_I_2merOVJ2Q</recordid><startdate>20230301</startdate><enddate>20230301</enddate><creator>ISHIYAMA, YU</creator><creator>SUZUKI, SHINJI</creator><creator>SHIINO, YASUHIRO</creator><creator>NISHIKAWA, KOTA</creator><creator>SAKANIWA, MANABU</creator><scope>EVB</scope></search><sort><creationdate>20230301</creationdate><title>Semiconductor memory device having a dummy gate electrode arranged between the first gate electrode and the second gate electrode</title><author>ISHIYAMA, YU ; SUZUKI, SHINJI ; SHIINO, YASUHIRO ; NISHIKAWA, KOTA ; SAKANIWA, MANABU</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW202309905A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2023</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>ISHIYAMA, YU</creatorcontrib><creatorcontrib>SUZUKI, SHINJI</creatorcontrib><creatorcontrib>SHIINO, YASUHIRO</creatorcontrib><creatorcontrib>NISHIKAWA, KOTA</creatorcontrib><creatorcontrib>SAKANIWA, MANABU</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ISHIYAMA, YU</au><au>SUZUKI, SHINJI</au><au>SHIINO, YASUHIRO</au><au>NISHIKAWA, KOTA</au><au>SAKANIWA, MANABU</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor memory device having a dummy gate electrode arranged between the first gate electrode and the second gate electrode</title><date>2023-03-01</date><risdate>2023</risdate><abstract>A semiconductor memory device according to this invention includes: a substrate; a plurality of gate electrodes; a semiconductor layer facing the gate electrodes; a charge accumulation layer arranged between the gate electrodes and the semiconductor layer; a conductive layer connected to one end of the semiconductor layer; and a control circuit electrically connected to the gate electrodes and the conductive layer. The plurality of gate electrodes include: a first gate electrode; a second gate electrode farther away from the conductive layer than the first gate electrode; and a dummy gate electrode arranged between the first gate electrode and the second gate electrode. The control circuit is configured to be able to perform an erasing action. The erasing action includes: a first erasing voltage supply action for the conductive layer; a first programming action for the dummy gate electrode, performed after the first erasing voltage supply action; and a second erasing voltage supply operation performed after t</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_TW202309905A
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Semiconductor memory device having a dummy gate electrode arranged between the first gate electrode and the second gate electrode
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-18T23%3A37%3A10IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ISHIYAMA,%20YU&rft.date=2023-03-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW202309905A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true