Internal latch circuit and method for generating latch signal thereof
An internal latch circuit having a plurality of low initial value D flip-flops, a plurality of high initial value D flip-flops, an internal latch signal generating circuit and a NAND gate, and a method for generating latch signal thereof is provided. First, an input delay signal in response to a clo...
Gespeichert in:
Hauptverfasser: | , , , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | YOON, SUN-BYEONG YOON, YOUNG-JIN LEE, KWANG-KYUNG JUN, SANG-MIN LEE, KANG-MIN BAE, SEUNGOL |
description | An internal latch circuit having a plurality of low initial value D flip-flops, a plurality of high initial value D flip-flops, an internal latch signal generating circuit and a NAND gate, and a method for generating latch signal thereof is provided. First, an input delay signal in response to a clock signal is generated. Then, a first internal input signal, a first reverse internal input signal, a second internal input signal, and a second reverse internal input signal are generated by using the low initial value D flip-flops and the high initial value D flip-flops, based on the internal data strobe signal and in response to the input delay signal, and are transmitted to the internal latch signal generating circuit. Then, the internal latch signal generating circuit outputs the first reverse pre-output signal and the second reverse pre-output signal. Finally, an internal latch signal is generated through a NAND gate. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW202218334A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW202218334A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW202218334A3</originalsourceid><addsrcrecordid>eNrjZHD1zCtJLcpLzFHISSxJzlBIzixKLs0sUUjMS1HITS3JyE9RSMsvUkhPzUstSizJzEuHqivOTAdpKslILUrNT-NhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJQP0l8SHhRgZGRoYWxsYmjsbEqAEA7GAzRA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Internal latch circuit and method for generating latch signal thereof</title><source>esp@cenet</source><creator>YOON, SUN-BYEONG ; YOON, YOUNG-JIN ; LEE, KWANG-KYUNG ; JUN, SANG-MIN ; LEE, KANG-MIN ; BAE, SEUNGOL</creator><creatorcontrib>YOON, SUN-BYEONG ; YOON, YOUNG-JIN ; LEE, KWANG-KYUNG ; JUN, SANG-MIN ; LEE, KANG-MIN ; BAE, SEUNGOL</creatorcontrib><description>An internal latch circuit having a plurality of low initial value D flip-flops, a plurality of high initial value D flip-flops, an internal latch signal generating circuit and a NAND gate, and a method for generating latch signal thereof is provided. First, an input delay signal in response to a clock signal is generated. Then, a first internal input signal, a first reverse internal input signal, a second internal input signal, and a second reverse internal input signal are generated by using the low initial value D flip-flops and the high initial value D flip-flops, based on the internal data strobe signal and in response to the input delay signal, and are transmitted to the internal latch signal generating circuit. Then, the internal latch signal generating circuit outputs the first reverse pre-output signal and the second reverse pre-output signal. Finally, an internal latch signal is generated through a NAND gate.</description><language>chi ; eng</language><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES ; BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>2022</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20220501&DB=EPODOC&CC=TW&NR=202218334A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20220501&DB=EPODOC&CC=TW&NR=202218334A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>YOON, SUN-BYEONG</creatorcontrib><creatorcontrib>YOON, YOUNG-JIN</creatorcontrib><creatorcontrib>LEE, KWANG-KYUNG</creatorcontrib><creatorcontrib>JUN, SANG-MIN</creatorcontrib><creatorcontrib>LEE, KANG-MIN</creatorcontrib><creatorcontrib>BAE, SEUNGOL</creatorcontrib><title>Internal latch circuit and method for generating latch signal thereof</title><description>An internal latch circuit having a plurality of low initial value D flip-flops, a plurality of high initial value D flip-flops, an internal latch signal generating circuit and a NAND gate, and a method for generating latch signal thereof is provided. First, an input delay signal in response to a clock signal is generated. Then, a first internal input signal, a first reverse internal input signal, a second internal input signal, and a second reverse internal input signal are generated by using the low initial value D flip-flops and the high initial value D flip-flops, based on the internal data strobe signal and in response to the input delay signal, and are transmitted to the internal latch signal generating circuit. Then, the internal latch signal generating circuit outputs the first reverse pre-output signal and the second reverse pre-output signal. Finally, an internal latch signal is generated through a NAND gate.</description><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</subject><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2022</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHD1zCtJLcpLzFHISSxJzlBIzixKLs0sUUjMS1HITS3JyE9RSMsvUkhPzUstSizJzEuHqivOTAdpKslILUrNT-NhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJQP0l8SHhRgZGRoYWxsYmjsbEqAEA7GAzRA</recordid><startdate>20220501</startdate><enddate>20220501</enddate><creator>YOON, SUN-BYEONG</creator><creator>YOON, YOUNG-JIN</creator><creator>LEE, KWANG-KYUNG</creator><creator>JUN, SANG-MIN</creator><creator>LEE, KANG-MIN</creator><creator>BAE, SEUNGOL</creator><scope>EVB</scope></search><sort><creationdate>20220501</creationdate><title>Internal latch circuit and method for generating latch signal thereof</title><author>YOON, SUN-BYEONG ; YOON, YOUNG-JIN ; LEE, KWANG-KYUNG ; JUN, SANG-MIN ; LEE, KANG-MIN ; BAE, SEUNGOL</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW202218334A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2022</creationdate><topic>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</topic><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>YOON, SUN-BYEONG</creatorcontrib><creatorcontrib>YOON, YOUNG-JIN</creatorcontrib><creatorcontrib>LEE, KWANG-KYUNG</creatorcontrib><creatorcontrib>JUN, SANG-MIN</creatorcontrib><creatorcontrib>LEE, KANG-MIN</creatorcontrib><creatorcontrib>BAE, SEUNGOL</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>YOON, SUN-BYEONG</au><au>YOON, YOUNG-JIN</au><au>LEE, KWANG-KYUNG</au><au>JUN, SANG-MIN</au><au>LEE, KANG-MIN</au><au>BAE, SEUNGOL</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Internal latch circuit and method for generating latch signal thereof</title><date>2022-05-01</date><risdate>2022</risdate><abstract>An internal latch circuit having a plurality of low initial value D flip-flops, a plurality of high initial value D flip-flops, an internal latch signal generating circuit and a NAND gate, and a method for generating latch signal thereof is provided. First, an input delay signal in response to a clock signal is generated. Then, a first internal input signal, a first reverse internal input signal, a second internal input signal, and a second reverse internal input signal are generated by using the low initial value D flip-flops and the high initial value D flip-flops, based on the internal data strobe signal and in response to the input delay signal, and are transmitted to the internal latch signal generating circuit. Then, the internal latch signal generating circuit outputs the first reverse pre-output signal and the second reverse pre-output signal. Finally, an internal latch signal is generated through a NAND gate.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_TW202218334A |
source | esp@cenet |
subjects | AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES BASIC ELECTRONIC CIRCUITRY ELECTRICITY PULSE TECHNIQUE |
title | Internal latch circuit and method for generating latch signal thereof |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-20T05%3A58%3A58IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=YOON,%20SUN-BYEONG&rft.date=2022-05-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW202218334A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |