Clock gating cell
A clock gating cell is provided. The clock gating cell comprises two latches configured as a flip-flop to store the value of the input terminal by using the positive/negative edge of the first clock signal, and the clock gating cell further comprises a selector configured for selecting the different...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | LO, YUNG PAN, YU-JEN MIAW, JIUNN-WAY SHEN, WEIIH SHIH, CHIEN-WEI |
description | A clock gating cell is provided. The clock gating cell comprises two latches configured as a flip-flop to store the value of the input terminal by using the positive/negative edge of the first clock signal, and the clock gating cell further comprises a selector configured for selecting the different input terminals. Further, in the non-scan testing mode, the clock gating cell can forcibly turn off the unused latch through an independent signal to achieve power saving effect, and during the scan shift and the scan capture of the scan testing mode, the clock gating cell can forcibly outputs the first clock signal as a gating clock signal through another two independent signals respectively. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW202139598A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW202139598A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW202139598A3</originalsourceid><addsrcrecordid>eNrjZBB0zslPzlZITyzJzEtXSE7NyeFhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfEh4UYGRobGlqaWFo7GxKgBALVjH4A</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Clock gating cell</title><source>esp@cenet</source><creator>LO, YUNG ; PAN, YU-JEN ; MIAW, JIUNN-WAY ; SHEN, WEIIH ; SHIH, CHIEN-WEI</creator><creatorcontrib>LO, YUNG ; PAN, YU-JEN ; MIAW, JIUNN-WAY ; SHEN, WEIIH ; SHIH, CHIEN-WEI</creatorcontrib><description>A clock gating cell is provided. The clock gating cell comprises two latches configured as a flip-flop to store the value of the input terminal by using the positive/negative edge of the first clock signal, and the clock gating cell further comprises a selector configured for selecting the different input terminals. Further, in the non-scan testing mode, the clock gating cell can forcibly turn off the unused latch through an independent signal to achieve power saving effect, and during the scan shift and the scan capture of the scan testing mode, the clock gating cell can forcibly outputs the first clock signal as a gating clock signal through another two independent signals respectively.</description><language>chi ; eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20211016&DB=EPODOC&CC=TW&NR=202139598A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25544,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20211016&DB=EPODOC&CC=TW&NR=202139598A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LO, YUNG</creatorcontrib><creatorcontrib>PAN, YU-JEN</creatorcontrib><creatorcontrib>MIAW, JIUNN-WAY</creatorcontrib><creatorcontrib>SHEN, WEIIH</creatorcontrib><creatorcontrib>SHIH, CHIEN-WEI</creatorcontrib><title>Clock gating cell</title><description>A clock gating cell is provided. The clock gating cell comprises two latches configured as a flip-flop to store the value of the input terminal by using the positive/negative edge of the first clock signal, and the clock gating cell further comprises a selector configured for selecting the different input terminals. Further, in the non-scan testing mode, the clock gating cell can forcibly turn off the unused latch through an independent signal to achieve power saving effect, and during the scan shift and the scan capture of the scan testing mode, the clock gating cell can forcibly outputs the first clock signal as a gating clock signal through another two independent signals respectively.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZBB0zslPzlZITyzJzEtXSE7NyeFhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfEh4UYGRobGlqaWFo7GxKgBALVjH4A</recordid><startdate>20211016</startdate><enddate>20211016</enddate><creator>LO, YUNG</creator><creator>PAN, YU-JEN</creator><creator>MIAW, JIUNN-WAY</creator><creator>SHEN, WEIIH</creator><creator>SHIH, CHIEN-WEI</creator><scope>EVB</scope></search><sort><creationdate>20211016</creationdate><title>Clock gating cell</title><author>LO, YUNG ; PAN, YU-JEN ; MIAW, JIUNN-WAY ; SHEN, WEIIH ; SHIH, CHIEN-WEI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW202139598A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2021</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>LO, YUNG</creatorcontrib><creatorcontrib>PAN, YU-JEN</creatorcontrib><creatorcontrib>MIAW, JIUNN-WAY</creatorcontrib><creatorcontrib>SHEN, WEIIH</creatorcontrib><creatorcontrib>SHIH, CHIEN-WEI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LO, YUNG</au><au>PAN, YU-JEN</au><au>MIAW, JIUNN-WAY</au><au>SHEN, WEIIH</au><au>SHIH, CHIEN-WEI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Clock gating cell</title><date>2021-10-16</date><risdate>2021</risdate><abstract>A clock gating cell is provided. The clock gating cell comprises two latches configured as a flip-flop to store the value of the input terminal by using the positive/negative edge of the first clock signal, and the clock gating cell further comprises a selector configured for selecting the different input terminals. Further, in the non-scan testing mode, the clock gating cell can forcibly turn off the unused latch through an independent signal to achieve power saving effect, and during the scan shift and the scan capture of the scan testing mode, the clock gating cell can forcibly outputs the first clock signal as a gating clock signal through another two independent signals respectively.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_TW202139598A |
source | esp@cenet |
subjects | BASIC ELECTRONIC CIRCUITRY ELECTRICITY PULSE TECHNIQUE |
title | Clock gating cell |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-27T11%3A40%3A49IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LO,%20YUNG&rft.date=2021-10-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW202139598A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |