INSTRUCTION SET ARCHITECTURE AND MICROARCHITECTURE FOR EARLY PIPELINE RE-STEERING USING LOAD ADDRESS PREDICTION TO MITIGATE BRANCH MISPREDICTION PENALTIES

Methods and apparatus relating to Instruction Set Architecture (ISA) and/or microarchitecture for early pipeline re-steering using load address prediction to mitigate branch misprediction penalties are described. In an embodiment, decode circuitry decodes a load instruction and Load Address Predicto...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: RAGAVENDRA NATARAJAN, SAURABH GUPTA, SREENIVAS SUBRAMONEY, NIRANJAN KUMAR SOUNDARARAJAN
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator RAGAVENDRA NATARAJAN
SAURABH GUPTA
SREENIVAS SUBRAMONEY
NIRANJAN KUMAR SOUNDARARAJAN
description Methods and apparatus relating to Instruction Set Architecture (ISA) and/or microarchitecture for early pipeline re-steering using load address prediction to mitigate branch misprediction penalties are described. In an embodiment, decode circuitry decodes a load instruction and Load Address Predictor (LAP) circuitry issues a load prefetch request to memory for data for a load operation ofthe load instruction. Compute circuitry executes an outcome for a branch operation of the load instruction based on the data from the load prefetch request. And re-steering circuitry transmits a signal to cause flushing of data associated with the load instruction in response to a mismatch between the outcome for the branch operation and a stored prediction value for the branch. Other embodiments are also disclosed and claimed.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_NL2028988A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>NL2028988A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_NL2028988A3</originalsourceid><addsrcrecordid>eNqFjbEKwkAQRNNYiPoN7g8ERJtYrnebZOG8O_Y2hVUQOStRIX6NX6uihVY2M8zwmBkXd_ZJpTPKwUMiBRTTspLRTgjQW9iykfDT1kGAUNwOIkdy7AmEyqREwr6BLr3UBbSA1gqlBFHI8vtDw3NRuUEl2Ah60z5z-gIieXTKlKbF6Lg_DXn28Ukxr0lNW-brpc_DdX_I53zrvVsultW6qnD1n3gATNBDOg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>INSTRUCTION SET ARCHITECTURE AND MICROARCHITECTURE FOR EARLY PIPELINE RE-STEERING USING LOAD ADDRESS PREDICTION TO MITIGATE BRANCH MISPREDICTION PENALTIES</title><source>esp@cenet</source><creator>RAGAVENDRA NATARAJAN ; SAURABH GUPTA ; SREENIVAS SUBRAMONEY ; NIRANJAN KUMAR SOUNDARARAJAN</creator><creatorcontrib>RAGAVENDRA NATARAJAN ; SAURABH GUPTA ; SREENIVAS SUBRAMONEY ; NIRANJAN KUMAR SOUNDARARAJAN</creatorcontrib><description>Methods and apparatus relating to Instruction Set Architecture (ISA) and/or microarchitecture for early pipeline re-steering using load address prediction to mitigate branch misprediction penalties are described. In an embodiment, decode circuitry decodes a load instruction and Load Address Predictor (LAP) circuitry issues a load prefetch request to memory for data for a load operation ofthe load instruction. Compute circuitry executes an outcome for a branch operation of the load instruction based on the data from the load prefetch request. And re-steering circuitry transmits a signal to cause flushing of data associated with the load instruction in response to a mismatch between the outcome for the branch operation and a stored prediction value for the branch. Other embodiments are also disclosed and claimed.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2022</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220523&amp;DB=EPODOC&amp;CC=NL&amp;NR=2028988A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76516</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220523&amp;DB=EPODOC&amp;CC=NL&amp;NR=2028988A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>RAGAVENDRA NATARAJAN</creatorcontrib><creatorcontrib>SAURABH GUPTA</creatorcontrib><creatorcontrib>SREENIVAS SUBRAMONEY</creatorcontrib><creatorcontrib>NIRANJAN KUMAR SOUNDARARAJAN</creatorcontrib><title>INSTRUCTION SET ARCHITECTURE AND MICROARCHITECTURE FOR EARLY PIPELINE RE-STEERING USING LOAD ADDRESS PREDICTION TO MITIGATE BRANCH MISPREDICTION PENALTIES</title><description>Methods and apparatus relating to Instruction Set Architecture (ISA) and/or microarchitecture for early pipeline re-steering using load address prediction to mitigate branch misprediction penalties are described. In an embodiment, decode circuitry decodes a load instruction and Load Address Predictor (LAP) circuitry issues a load prefetch request to memory for data for a load operation ofthe load instruction. Compute circuitry executes an outcome for a branch operation of the load instruction based on the data from the load prefetch request. And re-steering circuitry transmits a signal to cause flushing of data associated with the load instruction in response to a mismatch between the outcome for the branch operation and a stored prediction value for the branch. Other embodiments are also disclosed and claimed.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2022</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqFjbEKwkAQRNNYiPoN7g8ERJtYrnebZOG8O_Y2hVUQOStRIX6NX6uihVY2M8zwmBkXd_ZJpTPKwUMiBRTTspLRTgjQW9iykfDT1kGAUNwOIkdy7AmEyqREwr6BLr3UBbSA1gqlBFHI8vtDw3NRuUEl2Ah60z5z-gIieXTKlKbF6Lg_DXn28Ukxr0lNW-brpc_DdX_I53zrvVsultW6qnD1n3gATNBDOg</recordid><startdate>20220523</startdate><enddate>20220523</enddate><creator>RAGAVENDRA NATARAJAN</creator><creator>SAURABH GUPTA</creator><creator>SREENIVAS SUBRAMONEY</creator><creator>NIRANJAN KUMAR SOUNDARARAJAN</creator><scope>EVB</scope></search><sort><creationdate>20220523</creationdate><title>INSTRUCTION SET ARCHITECTURE AND MICROARCHITECTURE FOR EARLY PIPELINE RE-STEERING USING LOAD ADDRESS PREDICTION TO MITIGATE BRANCH MISPREDICTION PENALTIES</title><author>RAGAVENDRA NATARAJAN ; SAURABH GUPTA ; SREENIVAS SUBRAMONEY ; NIRANJAN KUMAR SOUNDARARAJAN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_NL2028988A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2022</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>RAGAVENDRA NATARAJAN</creatorcontrib><creatorcontrib>SAURABH GUPTA</creatorcontrib><creatorcontrib>SREENIVAS SUBRAMONEY</creatorcontrib><creatorcontrib>NIRANJAN KUMAR SOUNDARARAJAN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>RAGAVENDRA NATARAJAN</au><au>SAURABH GUPTA</au><au>SREENIVAS SUBRAMONEY</au><au>NIRANJAN KUMAR SOUNDARARAJAN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>INSTRUCTION SET ARCHITECTURE AND MICROARCHITECTURE FOR EARLY PIPELINE RE-STEERING USING LOAD ADDRESS PREDICTION TO MITIGATE BRANCH MISPREDICTION PENALTIES</title><date>2022-05-23</date><risdate>2022</risdate><abstract>Methods and apparatus relating to Instruction Set Architecture (ISA) and/or microarchitecture for early pipeline re-steering using load address prediction to mitigate branch misprediction penalties are described. In an embodiment, decode circuitry decodes a load instruction and Load Address Predictor (LAP) circuitry issues a load prefetch request to memory for data for a load operation ofthe load instruction. Compute circuitry executes an outcome for a branch operation of the load instruction based on the data from the load prefetch request. And re-steering circuitry transmits a signal to cause flushing of data associated with the load instruction in response to a mismatch between the outcome for the branch operation and a stored prediction value for the branch. Other embodiments are also disclosed and claimed.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_NL2028988A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title INSTRUCTION SET ARCHITECTURE AND MICROARCHITECTURE FOR EARLY PIPELINE RE-STEERING USING LOAD ADDRESS PREDICTION TO MITIGATE BRANCH MISPREDICTION PENALTIES
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-16T12%3A16%3A07IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=RAGAVENDRA%20NATARAJAN&rft.date=2022-05-23&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ENL2028988A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true