Power Management Integrated Circuit and its Driving Method

An embodiment relates to a power management circuit, which comprises: a delay circuit which delays an on-clock signal (ON_CLK), which sets an output start point of a gate driving circuit, or an off-clock signal (OFF_CLK), which sets an initialization point of the gate driving circuit, by a set time...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: SHIN YOON SOO, BYEON JIN SU, LEE CHEOL HO
Format: Patent
Sprache:eng ; kor
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator SHIN YOON SOO
BYEON JIN SU
LEE CHEOL HO
description An embodiment relates to a power management circuit, which comprises: a delay circuit which delays an on-clock signal (ON_CLK), which sets an output start point of a gate driving circuit, or an off-clock signal (OFF_CLK), which sets an initialization point of the gate driving circuit, by a set time and outputs the delayed signal; a multiplexer which selects and outputs one of the delayed signals transmitted from signal lines connected to the delay circuit; and a gate clock generation circuit which generates a gate clock signal (GCLK) by combining the on-clock signal (ON_CLK) and the off-clock signal (OFF_CLK) output from the multiplexer. The present invention can reduce the driving time of the gate driving circuit. 본 실시예는 게이트구동회로의 출력 시작시점을 설정하는 온클럭신호(ON_CLK) 또는 게이트구동회로의 초기화 시점을 설정하는 오프클럭신호(OFF_CLK)를 설정된 시간만큼 지연시켜 출력하는 딜레이회로, 딜레이회로와 연결된 신호라인들에서 전달되는 지연신호들 중 하나를 선택하여 출력하는 멀티플렉서 및 멀티플렉서에서 출력되는 상기 온클럭신호(ON_CLK) 및 상기 오프클럭신호(OFF_CLK)를 조합하여 게이트클럭신호(GCLK)를 생성하는 게이트클럭생성회로를 포함하는 전원관리회로에 관한 것이다.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_KR20230013306A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>KR20230013306A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_KR20230013306A3</originalsourceid><addsrcrecordid>eNrjZLAKyC9PLVLwTcxLTE_NTc0rUfDMK0lNL0osSU1RcM4sSi7NLFFIzEtRyCwpVnApyizLzEtX8E0tychP4WFgTUvMKU7lhdLcDMpuriHOHrqpBfnxqcUFicmpeakl8d5BRgZGxgYGhsbGBmaOxsSpAgD-lC9g</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Power Management Integrated Circuit and its Driving Method</title><source>esp@cenet</source><creator>SHIN YOON SOO ; BYEON JIN SU ; LEE CHEOL HO</creator><creatorcontrib>SHIN YOON SOO ; BYEON JIN SU ; LEE CHEOL HO</creatorcontrib><description>An embodiment relates to a power management circuit, which comprises: a delay circuit which delays an on-clock signal (ON_CLK), which sets an output start point of a gate driving circuit, or an off-clock signal (OFF_CLK), which sets an initialization point of the gate driving circuit, by a set time and outputs the delayed signal; a multiplexer which selects and outputs one of the delayed signals transmitted from signal lines connected to the delay circuit; and a gate clock generation circuit which generates a gate clock signal (GCLK) by combining the on-clock signal (ON_CLK) and the off-clock signal (OFF_CLK) output from the multiplexer. The present invention can reduce the driving time of the gate driving circuit. 본 실시예는 게이트구동회로의 출력 시작시점을 설정하는 온클럭신호(ON_CLK) 또는 게이트구동회로의 초기화 시점을 설정하는 오프클럭신호(OFF_CLK)를 설정된 시간만큼 지연시켜 출력하는 딜레이회로, 딜레이회로와 연결된 신호라인들에서 전달되는 지연신호들 중 하나를 선택하여 출력하는 멀티플렉서 및 멀티플렉서에서 출력되는 상기 온클럭신호(ON_CLK) 및 상기 오프클럭신호(OFF_CLK)를 조합하여 게이트클럭신호(GCLK)를 생성하는 게이트클럭생성회로를 포함하는 전원관리회로에 관한 것이다.</description><language>eng ; kor</language><subject>ADVERTISING ; ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICESUSING STATIC MEANS TO PRESENT VARIABLE INFORMATION ; CALCULATING ; COMPUTING ; COUNTING ; CRYPTOGRAPHY ; DISPLAY ; EDUCATION ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS ; SEALS</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230126&amp;DB=EPODOC&amp;CC=KR&amp;NR=20230013306A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25562,76317</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230126&amp;DB=EPODOC&amp;CC=KR&amp;NR=20230013306A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SHIN YOON SOO</creatorcontrib><creatorcontrib>BYEON JIN SU</creatorcontrib><creatorcontrib>LEE CHEOL HO</creatorcontrib><title>Power Management Integrated Circuit and its Driving Method</title><description>An embodiment relates to a power management circuit, which comprises: a delay circuit which delays an on-clock signal (ON_CLK), which sets an output start point of a gate driving circuit, or an off-clock signal (OFF_CLK), which sets an initialization point of the gate driving circuit, by a set time and outputs the delayed signal; a multiplexer which selects and outputs one of the delayed signals transmitted from signal lines connected to the delay circuit; and a gate clock generation circuit which generates a gate clock signal (GCLK) by combining the on-clock signal (ON_CLK) and the off-clock signal (OFF_CLK) output from the multiplexer. The present invention can reduce the driving time of the gate driving circuit. 본 실시예는 게이트구동회로의 출력 시작시점을 설정하는 온클럭신호(ON_CLK) 또는 게이트구동회로의 초기화 시점을 설정하는 오프클럭신호(OFF_CLK)를 설정된 시간만큼 지연시켜 출력하는 딜레이회로, 딜레이회로와 연결된 신호라인들에서 전달되는 지연신호들 중 하나를 선택하여 출력하는 멀티플렉서 및 멀티플렉서에서 출력되는 상기 온클럭신호(ON_CLK) 및 상기 오프클럭신호(OFF_CLK)를 조합하여 게이트클럭신호(GCLK)를 생성하는 게이트클럭생성회로를 포함하는 전원관리회로에 관한 것이다.</description><subject>ADVERTISING</subject><subject>ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICESUSING STATIC MEANS TO PRESENT VARIABLE INFORMATION</subject><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>CRYPTOGRAPHY</subject><subject>DISPLAY</subject><subject>EDUCATION</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><subject>SEALS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLAKyC9PLVLwTcxLTE_NTc0rUfDMK0lNL0osSU1RcM4sSi7NLFFIzEtRyCwpVnApyizLzEtX8E0tychP4WFgTUvMKU7lhdLcDMpuriHOHrqpBfnxqcUFicmpeakl8d5BRgZGxgYGhsbGBmaOxsSpAgD-lC9g</recordid><startdate>20230126</startdate><enddate>20230126</enddate><creator>SHIN YOON SOO</creator><creator>BYEON JIN SU</creator><creator>LEE CHEOL HO</creator><scope>EVB</scope></search><sort><creationdate>20230126</creationdate><title>Power Management Integrated Circuit and its Driving Method</title><author>SHIN YOON SOO ; BYEON JIN SU ; LEE CHEOL HO</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_KR20230013306A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; kor</language><creationdate>2023</creationdate><topic>ADVERTISING</topic><topic>ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICESUSING STATIC MEANS TO PRESENT VARIABLE INFORMATION</topic><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>CRYPTOGRAPHY</topic><topic>DISPLAY</topic><topic>EDUCATION</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><topic>SEALS</topic><toplevel>online_resources</toplevel><creatorcontrib>SHIN YOON SOO</creatorcontrib><creatorcontrib>BYEON JIN SU</creatorcontrib><creatorcontrib>LEE CHEOL HO</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SHIN YOON SOO</au><au>BYEON JIN SU</au><au>LEE CHEOL HO</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Power Management Integrated Circuit and its Driving Method</title><date>2023-01-26</date><risdate>2023</risdate><abstract>An embodiment relates to a power management circuit, which comprises: a delay circuit which delays an on-clock signal (ON_CLK), which sets an output start point of a gate driving circuit, or an off-clock signal (OFF_CLK), which sets an initialization point of the gate driving circuit, by a set time and outputs the delayed signal; a multiplexer which selects and outputs one of the delayed signals transmitted from signal lines connected to the delay circuit; and a gate clock generation circuit which generates a gate clock signal (GCLK) by combining the on-clock signal (ON_CLK) and the off-clock signal (OFF_CLK) output from the multiplexer. The present invention can reduce the driving time of the gate driving circuit. 본 실시예는 게이트구동회로의 출력 시작시점을 설정하는 온클럭신호(ON_CLK) 또는 게이트구동회로의 초기화 시점을 설정하는 오프클럭신호(OFF_CLK)를 설정된 시간만큼 지연시켜 출력하는 딜레이회로, 딜레이회로와 연결된 신호라인들에서 전달되는 지연신호들 중 하나를 선택하여 출력하는 멀티플렉서 및 멀티플렉서에서 출력되는 상기 온클럭신호(ON_CLK) 및 상기 오프클럭신호(OFF_CLK)를 조합하여 게이트클럭신호(GCLK)를 생성하는 게이트클럭생성회로를 포함하는 전원관리회로에 관한 것이다.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; kor
recordid cdi_epo_espacenet_KR20230013306A
source esp@cenet
subjects ADVERTISING
ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICESUSING STATIC MEANS TO PRESENT VARIABLE INFORMATION
CALCULATING
COMPUTING
COUNTING
CRYPTOGRAPHY
DISPLAY
EDUCATION
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
SEALS
title Power Management Integrated Circuit and its Driving Method
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-14T06%3A51%3A11IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SHIN%20YOON%20SOO&rft.date=2023-01-26&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EKR20230013306A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true