SYSTEM INTERCONNECT AND SYSTEM ON CHIP HAVING THE SAME

A system interconnect and a system on chip (SoC) having the same are disclosed. The SoC according to an embodiment of the present disclosure includes a bus matrix configured to connect a plurality of functional blocks; a monitor part for determining whether a jam or a delay occurs between at least o...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: RYU, SUENG CHUL, SEO, BO EOK
Format: Patent
Sprache:eng ; kor
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator RYU, SUENG CHUL
SEO, BO EOK
description A system interconnect and a system on chip (SoC) having the same are disclosed. The SoC according to an embodiment of the present disclosure includes a bus matrix configured to connect a plurality of functional blocks; a monitor part for determining whether a jam or a delay occurs between at least one of the functional blocks and a bus and determining a functional block causing the jam or delay among the functional blocks; and a recovery signal generation part for providing a recovery signal to at least one of the functional blocks to resolve the jam or delay based on the determination of the monitor part. The operating performance of the system interconnect can be improved. 시스템 인터커넥트 및 이를 포함하는 SoC(System-on-Chip)가 개시된다. 본 개시의 실시예에 따른 SoC는, 복수의 기능 블록들 사이를 연결하기 위해 구성된 버스 매트릭스; 상기 기능 블록들 중 적어도 하나와 상기 버스 사이에 걸림 또는 지연 발생 여부를 판단하고, 상기 기능 블록들 중 상기 걸림 또는 지연을 유발한 기능 블록을 판별하는 모니터부; 및 상기 모니터부의 판단에 기초하여 상기 걸림 또는 지연을 해소하기 위한 복구 신호를 상기 기능 블록들 중 적어도 하나에 제공하는 복구 신호 생성부를 포함할 수 있다.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_KR20180062807A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>KR20180062807A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_KR20180062807A3</originalsourceid><addsrcrecordid>eNrjZDALjgwOcfVV8PQLcQ1y9vfzc3UOUXD0c1GAivv7KTh7eAYoeDiGefq5K4R4uCoEO_q68jCwpiXmFKfyQmluBmU31xBnD93Ugvz41OKCxOTUvNSSeO8gIwNDCwMDMyMLA3NHY-JUAQCudyir</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SYSTEM INTERCONNECT AND SYSTEM ON CHIP HAVING THE SAME</title><source>esp@cenet</source><creator>RYU, SUENG CHUL ; SEO, BO EOK</creator><creatorcontrib>RYU, SUENG CHUL ; SEO, BO EOK</creatorcontrib><description>A system interconnect and a system on chip (SoC) having the same are disclosed. The SoC according to an embodiment of the present disclosure includes a bus matrix configured to connect a plurality of functional blocks; a monitor part for determining whether a jam or a delay occurs between at least one of the functional blocks and a bus and determining a functional block causing the jam or delay among the functional blocks; and a recovery signal generation part for providing a recovery signal to at least one of the functional blocks to resolve the jam or delay based on the determination of the monitor part. The operating performance of the system interconnect can be improved. 시스템 인터커넥트 및 이를 포함하는 SoC(System-on-Chip)가 개시된다. 본 개시의 실시예에 따른 SoC는, 복수의 기능 블록들 사이를 연결하기 위해 구성된 버스 매트릭스; 상기 기능 블록들 중 적어도 하나와 상기 버스 사이에 걸림 또는 지연 발생 여부를 판단하고, 상기 기능 블록들 중 상기 걸림 또는 지연을 유발한 기능 블록을 판별하는 모니터부; 및 상기 모니터부의 판단에 기초하여 상기 걸림 또는 지연을 해소하기 위한 복구 신호를 상기 기능 블록들 중 적어도 하나에 제공하는 복구 신호 생성부를 포함할 수 있다.</description><language>eng ; kor</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2018</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20180611&amp;DB=EPODOC&amp;CC=KR&amp;NR=20180062807A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20180611&amp;DB=EPODOC&amp;CC=KR&amp;NR=20180062807A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>RYU, SUENG CHUL</creatorcontrib><creatorcontrib>SEO, BO EOK</creatorcontrib><title>SYSTEM INTERCONNECT AND SYSTEM ON CHIP HAVING THE SAME</title><description>A system interconnect and a system on chip (SoC) having the same are disclosed. The SoC according to an embodiment of the present disclosure includes a bus matrix configured to connect a plurality of functional blocks; a monitor part for determining whether a jam or a delay occurs between at least one of the functional blocks and a bus and determining a functional block causing the jam or delay among the functional blocks; and a recovery signal generation part for providing a recovery signal to at least one of the functional blocks to resolve the jam or delay based on the determination of the monitor part. The operating performance of the system interconnect can be improved. 시스템 인터커넥트 및 이를 포함하는 SoC(System-on-Chip)가 개시된다. 본 개시의 실시예에 따른 SoC는, 복수의 기능 블록들 사이를 연결하기 위해 구성된 버스 매트릭스; 상기 기능 블록들 중 적어도 하나와 상기 버스 사이에 걸림 또는 지연 발생 여부를 판단하고, 상기 기능 블록들 중 상기 걸림 또는 지연을 유발한 기능 블록을 판별하는 모니터부; 및 상기 모니터부의 판단에 기초하여 상기 걸림 또는 지연을 해소하기 위한 복구 신호를 상기 기능 블록들 중 적어도 하나에 제공하는 복구 신호 생성부를 포함할 수 있다.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2018</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDALjgwOcfVV8PQLcQ1y9vfzc3UOUXD0c1GAivv7KTh7eAYoeDiGefq5K4R4uCoEO_q68jCwpiXmFKfyQmluBmU31xBnD93Ugvz41OKCxOTUvNSSeO8gIwNDCwMDMyMLA3NHY-JUAQCudyir</recordid><startdate>20180611</startdate><enddate>20180611</enddate><creator>RYU, SUENG CHUL</creator><creator>SEO, BO EOK</creator><scope>EVB</scope></search><sort><creationdate>20180611</creationdate><title>SYSTEM INTERCONNECT AND SYSTEM ON CHIP HAVING THE SAME</title><author>RYU, SUENG CHUL ; SEO, BO EOK</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_KR20180062807A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; kor</language><creationdate>2018</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>RYU, SUENG CHUL</creatorcontrib><creatorcontrib>SEO, BO EOK</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>RYU, SUENG CHUL</au><au>SEO, BO EOK</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SYSTEM INTERCONNECT AND SYSTEM ON CHIP HAVING THE SAME</title><date>2018-06-11</date><risdate>2018</risdate><abstract>A system interconnect and a system on chip (SoC) having the same are disclosed. The SoC according to an embodiment of the present disclosure includes a bus matrix configured to connect a plurality of functional blocks; a monitor part for determining whether a jam or a delay occurs between at least one of the functional blocks and a bus and determining a functional block causing the jam or delay among the functional blocks; and a recovery signal generation part for providing a recovery signal to at least one of the functional blocks to resolve the jam or delay based on the determination of the monitor part. The operating performance of the system interconnect can be improved. 시스템 인터커넥트 및 이를 포함하는 SoC(System-on-Chip)가 개시된다. 본 개시의 실시예에 따른 SoC는, 복수의 기능 블록들 사이를 연결하기 위해 구성된 버스 매트릭스; 상기 기능 블록들 중 적어도 하나와 상기 버스 사이에 걸림 또는 지연 발생 여부를 판단하고, 상기 기능 블록들 중 상기 걸림 또는 지연을 유발한 기능 블록을 판별하는 모니터부; 및 상기 모니터부의 판단에 기초하여 상기 걸림 또는 지연을 해소하기 위한 복구 신호를 상기 기능 블록들 중 적어도 하나에 제공하는 복구 신호 생성부를 포함할 수 있다.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; kor
recordid cdi_epo_espacenet_KR20180062807A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title SYSTEM INTERCONNECT AND SYSTEM ON CHIP HAVING THE SAME
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-21T04%3A42%3A45IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=RYU,%20SUENG%20CHUL&rft.date=2018-06-11&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EKR20180062807A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true