CONVERTING CONDITIONAL SHORT FORWARD BRANCHES TO COMPUTATIONALLY EQUIVALENT PREDICATED INSTRUCTIONS
A processor is operable to process conditional branches. The processor includes instruction fetch logic to fetch a conditional short forward branch. The conditional short forward branch includes a conditional branch instruction and a set of one or more instructions that sequentially follow the condi...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng ; kor |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | NAIK MISHALI DIXON MARTIN G SANTIAGO YAZMIN A GROCHOWSKI EDWARD T |
description | A processor is operable to process conditional branches. The processor includes instruction fetch logic to fetch a conditional short forward branch. The conditional short forward branch includes a conditional branch instruction and a set of one or more instructions that sequentially follow the conditional branch instruction in program order. The set of the one or more instructions exists between the conditional branch instruction and a forward branch target instruction that is indicated by the conditional branch instruction. The processor also includes instruction conversion logic connected with the instruction fetch logic. The instruction conversion logic is to convert the conditional short forward branch to a computationally equivalent set of one or more predicated instructions. Other processors are also disclosed in various methods and systems. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_KR20140113577A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>KR20140113577A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_KR20140113577A3</originalsourceid><addsrcrecordid>eNqNysEKgkAQgGEvHaJ6h4HOgWbhedodc8l2a3Y0OonIdooS7P3JqAfo9P-Hbxp1ytmaWIzdw7jaiHEWS_CFY4Hc8QVZw47RqoI8iBvV8VQJfl15BTpXpsaSrMCJSRuFQhqM9cKV-ig_jya39j6Exa-zaJmTqGIV-mcThr7twiO8mgOv42QTJ0m6zTJM_1NvbYg2Eg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>CONVERTING CONDITIONAL SHORT FORWARD BRANCHES TO COMPUTATIONALLY EQUIVALENT PREDICATED INSTRUCTIONS</title><source>esp@cenet</source><creator>NAIK MISHALI ; DIXON MARTIN G ; SANTIAGO YAZMIN A ; GROCHOWSKI EDWARD T</creator><creatorcontrib>NAIK MISHALI ; DIXON MARTIN G ; SANTIAGO YAZMIN A ; GROCHOWSKI EDWARD T</creatorcontrib><description>A processor is operable to process conditional branches. The processor includes instruction fetch logic to fetch a conditional short forward branch. The conditional short forward branch includes a conditional branch instruction and a set of one or more instructions that sequentially follow the conditional branch instruction in program order. The set of the one or more instructions exists between the conditional branch instruction and a forward branch target instruction that is indicated by the conditional branch instruction. The processor also includes instruction conversion logic connected with the instruction fetch logic. The instruction conversion logic is to convert the conditional short forward branch to a computationally equivalent set of one or more predicated instructions. Other processors are also disclosed in various methods and systems.</description><language>eng ; kor</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2014</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20140924&DB=EPODOC&CC=KR&NR=20140113577A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20140924&DB=EPODOC&CC=KR&NR=20140113577A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>NAIK MISHALI</creatorcontrib><creatorcontrib>DIXON MARTIN G</creatorcontrib><creatorcontrib>SANTIAGO YAZMIN A</creatorcontrib><creatorcontrib>GROCHOWSKI EDWARD T</creatorcontrib><title>CONVERTING CONDITIONAL SHORT FORWARD BRANCHES TO COMPUTATIONALLY EQUIVALENT PREDICATED INSTRUCTIONS</title><description>A processor is operable to process conditional branches. The processor includes instruction fetch logic to fetch a conditional short forward branch. The conditional short forward branch includes a conditional branch instruction and a set of one or more instructions that sequentially follow the conditional branch instruction in program order. The set of the one or more instructions exists between the conditional branch instruction and a forward branch target instruction that is indicated by the conditional branch instruction. The processor also includes instruction conversion logic connected with the instruction fetch logic. The instruction conversion logic is to convert the conditional short forward branch to a computationally equivalent set of one or more predicated instructions. Other processors are also disclosed in various methods and systems.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2014</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNysEKgkAQgGEvHaJ6h4HOgWbhedodc8l2a3Y0OonIdooS7P3JqAfo9P-Hbxp1ytmaWIzdw7jaiHEWS_CFY4Hc8QVZw47RqoI8iBvV8VQJfl15BTpXpsaSrMCJSRuFQhqM9cKV-ig_jya39j6Exa-zaJmTqGIV-mcThr7twiO8mgOv42QTJ0m6zTJM_1NvbYg2Eg</recordid><startdate>20140924</startdate><enddate>20140924</enddate><creator>NAIK MISHALI</creator><creator>DIXON MARTIN G</creator><creator>SANTIAGO YAZMIN A</creator><creator>GROCHOWSKI EDWARD T</creator><scope>EVB</scope></search><sort><creationdate>20140924</creationdate><title>CONVERTING CONDITIONAL SHORT FORWARD BRANCHES TO COMPUTATIONALLY EQUIVALENT PREDICATED INSTRUCTIONS</title><author>NAIK MISHALI ; DIXON MARTIN G ; SANTIAGO YAZMIN A ; GROCHOWSKI EDWARD T</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_KR20140113577A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; kor</language><creationdate>2014</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>NAIK MISHALI</creatorcontrib><creatorcontrib>DIXON MARTIN G</creatorcontrib><creatorcontrib>SANTIAGO YAZMIN A</creatorcontrib><creatorcontrib>GROCHOWSKI EDWARD T</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>NAIK MISHALI</au><au>DIXON MARTIN G</au><au>SANTIAGO YAZMIN A</au><au>GROCHOWSKI EDWARD T</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>CONVERTING CONDITIONAL SHORT FORWARD BRANCHES TO COMPUTATIONALLY EQUIVALENT PREDICATED INSTRUCTIONS</title><date>2014-09-24</date><risdate>2014</risdate><abstract>A processor is operable to process conditional branches. The processor includes instruction fetch logic to fetch a conditional short forward branch. The conditional short forward branch includes a conditional branch instruction and a set of one or more instructions that sequentially follow the conditional branch instruction in program order. The set of the one or more instructions exists between the conditional branch instruction and a forward branch target instruction that is indicated by the conditional branch instruction. The processor also includes instruction conversion logic connected with the instruction fetch logic. The instruction conversion logic is to convert the conditional short forward branch to a computationally equivalent set of one or more predicated instructions. Other processors are also disclosed in various methods and systems.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng ; kor |
recordid | cdi_epo_espacenet_KR20140113577A |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING PHYSICS |
title | CONVERTING CONDITIONAL SHORT FORWARD BRANCHES TO COMPUTATIONALLY EQUIVALENT PREDICATED INSTRUCTIONS |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T18%3A22%3A45IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=NAIK%20MISHALI&rft.date=2014-09-24&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EKR20140113577A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |